18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 58921b337SYinan Xuimport xiangshan._ 68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage} 73fae98acSYinan Xuimport xiangshan.backend.rename.{Rename, BusyTable} 88921b337SYinan Xuimport xiangshan.backend.brq.Brq 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 137ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO} 148921b337SYinan Xu 158921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 168921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 178921b337SYinan Xu val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput)) 182bb6eba1SYinan Xu val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort)) 1966bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 208921b337SYinan Xu} 218921b337SYinan Xu 228921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 238921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 248921b337SYinan Xu val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput)) 252bb6eba1SYinan Xu val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort)) 2666bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 278921b337SYinan Xu} 288921b337SYinan Xu 298921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 308921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 318921b337SYinan Xu val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput)) 3208fafef0SYinan Xu val enqLsq = new Bundle() { 3308fafef0SYinan Xu val canAccept = Input(Bool()) 3408fafef0SYinan Xu val req = Vec(RenameWidth, ValidIO(new MicroOp)) 3508fafef0SYinan Xu val resp = Vec(RenameWidth, Input(new LSIdx)) 3608fafef0SYinan Xu } 3766bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 388921b337SYinan Xu} 398921b337SYinan Xu 40694b0180SLinJiaweiclass CtrlBlock extends XSModule { 418921b337SYinan Xu val io = IO(new Bundle { 428921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 438921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 448921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 458921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 468921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 478921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 488921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 491c2588aaSYinan Xu val roqio = new Bundle { 501c2588aaSYinan Xu // to int block 511c2588aaSYinan Xu val toCSR = new RoqCSRIO 521c2588aaSYinan Xu val exception = ValidIO(new MicroOp) 531c2588aaSYinan Xu val isInterrupt = Output(Bool()) 541c2588aaSYinan Xu // to mem block 551c2588aaSYinan Xu val commits = Vec(CommitWidth, ValidIO(new RoqCommit)) 561c2588aaSYinan Xu val roqDeqPtr = Output(new RoqPtr) 571c2588aaSYinan Xu } 581c2588aaSYinan Xu val oldestStore = Input(Valid(new RoqPtr)) 598921b337SYinan Xu }) 608921b337SYinan Xu 618921b337SYinan Xu val decode = Module(new DecodeStage) 628921b337SYinan Xu val brq = Module(new Brq) 638921b337SYinan Xu val decBuf = Module(new DecodeBuffer) 648921b337SYinan Xu val rename = Module(new Rename) 65694b0180SLinJiawei val dispatch = Module(new Dispatch) 663fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 673fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 688921b337SYinan Xu 690412e00dSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1 70694b0180SLinJiawei 71694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 728921b337SYinan Xu 738921b337SYinan Xu val redirect = Mux( 748921b337SYinan Xu roq.io.redirect.valid, 758921b337SYinan Xu roq.io.redirect, 768921b337SYinan Xu Mux( 778921b337SYinan Xu brq.io.redirect.valid, 788921b337SYinan Xu brq.io.redirect, 798921b337SYinan Xu io.fromLsBlock.replay 808921b337SYinan Xu ) 818921b337SYinan Xu ) 828921b337SYinan Xu 8366bcc42fSYinan Xu io.frontend.redirect := redirect 8466bcc42fSYinan Xu io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay 8566bcc42fSYinan Xu io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo 8666bcc42fSYinan Xu io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo 8766bcc42fSYinan Xu 888921b337SYinan Xu decode.io.in <> io.frontend.cfVec 898921b337SYinan Xu decode.io.toBrq <> brq.io.enqReqs 908921b337SYinan Xu decode.io.brTags <> brq.io.brTags 918921b337SYinan Xu decode.io.out <> decBuf.io.in 928921b337SYinan Xu 930412e00dSLinJiawei brq.io.roqRedirect <> roq.io.redirect 940412e00dSLinJiawei brq.io.memRedirect <> io.fromLsBlock.replay 950412e00dSLinJiawei brq.io.bcommit <> roq.io.bcommit 960412e00dSLinJiawei brq.io.enqReqs <> decode.io.toBrq 970412e00dSLinJiawei brq.io.exuRedirect <> io.fromIntBlock.exuRedirect 980412e00dSLinJiawei 998921b337SYinan Xu decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk 1008921b337SYinan Xu decBuf.io.redirect <> redirect 1018921b337SYinan Xu decBuf.io.out <> rename.io.in 1028921b337SYinan Xu 1038921b337SYinan Xu rename.io.redirect <> redirect 1048921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 1058921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 106*99b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 1078921b337SYinan Xu 1088921b337SYinan Xu dispatch.io.redirect <> redirect 10921b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 11008fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 1111c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.oldestStore.valid 1121c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.bits := Mux(io.oldestStore.valid, 1131c2588aaSYinan Xu io.oldestStore.bits, 1140412e00dSLinJiawei roq.io.commitRoqIndex.bits 1150412e00dSLinJiawei ) 1162bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1172bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 1183fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 1193fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 1201c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 1213fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 1223fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 1233fae98acSYinan Xu } 1248921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1252bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 1262bb6eba1SYinan Xu dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1278921b337SYinan Xu 1280412e00dSLinJiawei 1293fae98acSYinan Xu val flush = redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe) 1303fae98acSYinan Xu fpBusyTable.io.flush := flush 1313fae98acSYinan Xu intBusyTable.io.flush := flush 1323fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 1333fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen && (wb.bits.uop.ctrl.ldest =/= 0.U) 1343fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1353fae98acSYinan Xu } 1363fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 1373fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 1383fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1393fae98acSYinan Xu } 1403fae98acSYinan Xu intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr) 1413fae98acSYinan Xu intBusyTable.io.pregRdy <> dispatch.io.intPregRdy 1423fae98acSYinan Xu fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr) 1433fae98acSYinan Xu fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy 1443fae98acSYinan Xu for(i <- 0 until ReplayWidth){ 1453fae98acSYinan Xu intBusyTable.io.replayPregs(i).valid := dispatch.io.replayPregReq(i).isInt 1463fae98acSYinan Xu fpBusyTable.io.replayPregs(i).valid := dispatch.io.replayPregReq(i).isFp 1473fae98acSYinan Xu intBusyTable.io.replayPregs(i).bits := dispatch.io.replayPregReq(i).preg 1483fae98acSYinan Xu fpBusyTable.io.replayPregs(i).bits := dispatch.io.replayPregReq(i).preg 1493fae98acSYinan Xu } 1503fae98acSYinan Xu 1510412e00dSLinJiawei roq.io.memRedirect <> io.fromLsBlock.replay 1520412e00dSLinJiawei roq.io.brqRedirect <> brq.io.redirect 1530412e00dSLinJiawei roq.io.exeWbResults.take(roqWbSize-1).zip( 1540412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 1550412e00dSLinJiawei ).foreach{ 1560412e00dSLinJiawei case(x, y) => 1570412e00dSLinJiawei x.bits := y.bits 1580412e00dSLinJiawei x.valid := y.valid && !y.bits.redirectValid 1590412e00dSLinJiawei } 1600412e00dSLinJiawei roq.io.exeWbResults.last := brq.io.out 1610412e00dSLinJiawei 1620412e00dSLinJiawei io.toIntBlock.redirect := redirect 1630412e00dSLinJiawei io.toFpBlock.redirect := redirect 1640412e00dSLinJiawei io.toLsBlock.redirect := redirect 1650412e00dSLinJiawei 1661c2588aaSYinan Xu // roq to int block 1671c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 1681c2588aaSYinan Xu io.roqio.exception.valid := roq.io.redirect.valid && roq.io.redirect.bits.isException 1691c2588aaSYinan Xu io.roqio.exception.bits := roq.io.exception 1701c2588aaSYinan Xu io.roqio.isInterrupt := roq.io.redirect.bits.isFlushPipe 1711c2588aaSYinan Xu // roq to mem block 1721c2588aaSYinan Xu io.roqio.roqDeqPtr := roq.io.roqDeqPtr 1731c2588aaSYinan Xu io.roqio.commits := roq.io.commits 1748921b337SYinan Xu} 175