18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 521732575SYinan Xuimport utils._ 68921b337SYinan Xuimport xiangshan._ 7b424051cSYinan Xuimport xiangshan.backend.decode.DecodeStage 88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 98926ac22SLinJiaweiimport xiangshan.backend.brq.{Brq, BrqPcRead} 108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 118921b337SYinan Xuimport xiangshan.backend.exu._ 12694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 14*8f77f081SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr, RoqExceptionInfo} 15780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 168921b337SYinan Xu 178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 188921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 198af95560SYinan Xu val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 208926ac22SLinJiawei val jumpPc = Output(UInt(VAddrBits.W)) 2182f87dffSYikeZhou // int block only uses port 0~7 2282f87dffSYikeZhou val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 2366bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 242d7c7105SYinan Xu val flush = Output(Bool()) 258921b337SYinan Xu} 268921b337SYinan Xu 278921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 288921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 298af95560SYinan Xu val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 3082f87dffSYikeZhou // fp block uses port 0~11 3182f87dffSYikeZhou val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 3266bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 332d7c7105SYinan Xu val flush = Output(Bool()) 348921b337SYinan Xu} 358921b337SYinan Xu 368921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 378921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 38780ade3fSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 3966bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 402d7c7105SYinan Xu val flush = Output(Bool()) 418921b337SYinan Xu} 428921b337SYinan Xu 4321732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 448921b337SYinan Xu val io = IO(new Bundle { 458921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 468921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 478921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 488921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 498921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 508921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 518921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 521c2588aaSYinan Xu val roqio = new Bundle { 531c2588aaSYinan Xu // to int block 541c2588aaSYinan Xu val toCSR = new RoqCSRIO 552d7c7105SYinan Xu val exception = ValidIO(new RoqExceptionInfo) 561c2588aaSYinan Xu // to mem block 5710aac6e7SWilliam Wang val lsq = new RoqLsqIO 581c2588aaSYinan Xu } 598921b337SYinan Xu }) 608921b337SYinan Xu 61a165bd69Swangkaifan val difftestIO = IO(new Bundle() { 62a165bd69Swangkaifan val fromRoq = new Bundle() { 63a165bd69Swangkaifan val commit = Output(UInt(32.W)) 64a165bd69Swangkaifan val thisPC = Output(UInt(XLEN.W)) 65a165bd69Swangkaifan val thisINST = Output(UInt(32.W)) 66a165bd69Swangkaifan val skip = Output(UInt(32.W)) 67a165bd69Swangkaifan val wen = Output(UInt(32.W)) 68a165bd69Swangkaifan val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 69a165bd69Swangkaifan val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6 70a165bd69Swangkaifan val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 71a165bd69Swangkaifan val isRVC = Output(UInt(32.W)) 72a165bd69Swangkaifan val scFailed = Output(Bool()) 73a165bd69Swangkaifan } 74a165bd69Swangkaifan }) 75a165bd69Swangkaifan difftestIO <> DontCare 76a165bd69Swangkaifan 778921b337SYinan Xu val decode = Module(new DecodeStage) 788921b337SYinan Xu val brq = Module(new Brq) 798921b337SYinan Xu val rename = Module(new Rename) 80694b0180SLinJiawei val dispatch = Module(new Dispatch) 813fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 823fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 838921b337SYinan Xu 840412e00dSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1 85694b0180SLinJiawei 86694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 878921b337SYinan Xu 8867cc1812SYinan Xu // When replay and mis-prediction have the same roqIdx, 8967cc1812SYinan Xu // mis-prediction should have higher priority, since mis-prediction flushes the load instruction. 9067cc1812SYinan Xu // Thus, only when mis-prediction roqIdx is after replay roqIdx, replay should be valid. 912d7c7105SYinan Xu val redirect = Wire(Valid(new Redirect)) 922d7c7105SYinan Xu val flush = roq.io.flushOut.valid 93af2ca063SYinan Xu val brqIsAfterLsq = isAfter(brq.io.redirectOut.bits.roqIdx, io.fromLsBlock.replay.bits.roqIdx) 942d7c7105SYinan Xu redirect.bits := Mux(io.fromLsBlock.replay.valid && (!brq.io.redirectOut.valid || brqIsAfterLsq), 95af2ca063SYinan Xu io.fromLsBlock.replay.bits, brq.io.redirectOut.bits) 962d7c7105SYinan Xu redirect.valid := brq.io.redirectOut.valid || io.fromLsBlock.replay.valid 978921b337SYinan Xu 982d7c7105SYinan Xu io.frontend.redirect.valid := RegNext(redirect.valid || roq.io.flushOut.valid) 992d7c7105SYinan Xu io.frontend.redirect.bits := RegNext(Mux(roq.io.flushOut.valid, roq.io.flushOut.bits, redirect.bits.target)) 10043ad9482SLingrui98 io.frontend.cfiUpdateInfo <> brq.io.cfiInfo 10166bcc42fSYinan Xu 1028921b337SYinan Xu decode.io.in <> io.frontend.cfVec 103ec6b09ffSYinan Xu decode.io.enqBrq <> brq.io.enq 1048921b337SYinan Xu 1052d7c7105SYinan Xu brq.io.redirect <> redirect 1062d7c7105SYinan Xu brq.io.flush <> flush 1070412e00dSLinJiawei brq.io.bcommit <> roq.io.bcommit 108af2ca063SYinan Xu brq.io.exuRedirectWb <> io.fromIntBlock.exuRedirect 1098926ac22SLinJiawei brq.io.pcReadReq.brqIdx := dispatch.io.enqIQCtrl(0).bits.brTag // jump 1108926ac22SLinJiawei io.toIntBlock.jumpPc := brq.io.pcReadReq.pc 1110412e00dSLinJiawei 112b424051cSYinan Xu // pipeline between decode and dispatch 1132d7c7105SYinan Xu val lastCycleRedirect = RegNext(redirect.valid || roq.io.flushOut.valid) 114b424051cSYinan Xu for (i <- 0 until RenameWidth) { 1152d7c7105SYinan Xu PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, redirect.valid || flush || lastCycleRedirect) 116b424051cSYinan Xu } 1178921b337SYinan Xu 118*8f77f081SYinan Xu rename.io.redirect <> redirect 1192d7c7105SYinan Xu rename.io.flush := flush 1208921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 1218921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 12299b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 1238921b337SYinan Xu 1242d7c7105SYinan Xu dispatch.io.redirect <> redirect 1252d7c7105SYinan Xu dispatch.io.flush := flush 12621b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 12708fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 1282bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1292bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 1303fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 1313fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 1321c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 1333fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 1343fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 1353fae98acSYinan Xu } 1368921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1372bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 13876e1d2a4SYikeZhou// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1398921b337SYinan Xu 1400412e00dSLinJiawei 1413fae98acSYinan Xu fpBusyTable.io.flush := flush 1423fae98acSYinan Xu intBusyTable.io.flush := flush 1433fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 1441e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 1453fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1463fae98acSYinan Xu } 1473fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 1483fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 1493fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1503fae98acSYinan Xu } 1518af95560SYinan Xu intBusyTable.io.read <> dispatch.io.readIntState 1528af95560SYinan Xu fpBusyTable.io.read <> dispatch.io.readFpState 1533fae98acSYinan Xu 1542d7c7105SYinan Xu roq.io.redirect <> redirect 1550412e00dSLinJiawei roq.io.exeWbResults.take(roqWbSize-1).zip( 1560412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 1570412e00dSLinJiawei ).foreach{ 1580412e00dSLinJiawei case(x, y) => 1590412e00dSLinJiawei x.bits := y.bits 1600412e00dSLinJiawei x.valid := y.valid && !y.bits.redirectValid 1610412e00dSLinJiawei } 1620412e00dSLinJiawei roq.io.exeWbResults.last := brq.io.out 1630412e00dSLinJiawei 164a165bd69Swangkaifan if (env.DualCoreDifftest) { 165a165bd69Swangkaifan difftestIO.fromRoq <> roq.difftestIO 166a165bd69Swangkaifan } 167a165bd69Swangkaifan 1682d7c7105SYinan Xu io.toIntBlock.redirect <> redirect 1692d7c7105SYinan Xu io.toIntBlock.flush <> flush 1702d7c7105SYinan Xu io.toFpBlock.redirect <> redirect 1712d7c7105SYinan Xu io.toFpBlock.flush <> flush 1722d7c7105SYinan Xu io.toLsBlock.redirect <> redirect 1732d7c7105SYinan Xu io.toLsBlock.flush <> flush 1740412e00dSLinJiawei 1759916fbd7SYikeZhou dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 1769916fbd7SYikeZhou dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 1779916fbd7SYikeZhou 1781c2588aaSYinan Xu // roq to int block 1791c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 1802d7c7105SYinan Xu io.roqio.exception := roq.io.exception 1811c2588aaSYinan Xu // roq to mem block 18210aac6e7SWilliam Wang io.roqio.lsq <> roq.io.lsq 1838921b337SYinan Xu} 184