18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 521732575SYinan Xuimport utils._ 68921b337SYinan Xuimport xiangshan._ 7b424051cSYinan Xuimport xiangshan.backend.decode.DecodeStage 88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 98926ac22SLinJiaweiimport xiangshan.backend.brq.{Brq, BrqPcRead} 108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 118921b337SYinan Xuimport xiangshan.backend.exu._ 12694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 13*884dbb3bSLinJiaweiimport xiangshan.backend.ftq.{Ftq, FtqRead, GetPcByFtq} 148921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 158926ac22SLinJiaweiimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqPtr} 16780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 178921b337SYinan Xu 188921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 198921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 20ebd10a1fSYinan Xu val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort(XLEN))) 218926ac22SLinJiawei val jumpPc = Output(UInt(VAddrBits.W)) 2282f87dffSYikeZhou // int block only uses port 0~7 2382f87dffSYikeZhou val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 2466bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 258921b337SYinan Xu} 268921b337SYinan Xu 278921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 288921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 29ebd10a1fSYinan Xu val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort(XLEN + 1))) 3082f87dffSYikeZhou // fp block uses port 0~11 3182f87dffSYikeZhou val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 3266bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 338921b337SYinan Xu} 348921b337SYinan Xu 358921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 368921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 37780ade3fSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 3866bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 398921b337SYinan Xu} 408921b337SYinan Xu 41*884dbb3bSLinJiaweiclass RedirectGenerator extends XSModule with NeedImpl { 42*884dbb3bSLinJiawei val io = IO(new Bundle() { 43*884dbb3bSLinJiawei val loadRelay = Flipped(ValidIO(new Redirect)) 44*884dbb3bSLinJiawei val exuMispredict = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Flipped(ValidIO(new ExuOutput))) 45*884dbb3bSLinJiawei val roqRedirect = Flipped(ValidIO(new Redirect)) 46*884dbb3bSLinJiawei val exuFtqRead = new FtqRead 47*884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 48*884dbb3bSLinJiawei val stage3CfiUpdate = Output(ValidIO(new CfiUpdateInfo)) 49*884dbb3bSLinJiawei }) 50*884dbb3bSLinJiawei /* 51*884dbb3bSLinJiawei loadReplay and roqRedirect already read cfi update info from ftq 52*884dbb3bSLinJiawei exus haven't read, they need to read at stage 2 53*884dbb3bSLinJiawei 54*884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 55*884dbb3bSLinJiawei | | | | | | | 56*884dbb3bSLinJiawei | |==== reg & compare ====| | ======== 57*884dbb3bSLinJiawei | | | 58*884dbb3bSLinJiawei | ftq read | 59*884dbb3bSLinJiawei |------- mux ------| | Stage2 60*884dbb3bSLinJiawei | | 61*884dbb3bSLinJiawei redirect (flush backend) | 62*884dbb3bSLinJiawei | | 63*884dbb3bSLinJiawei === reg === | ======== 64*884dbb3bSLinJiawei | | 65*884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 66*884dbb3bSLinJiawei | 67*884dbb3bSLinJiawei redirect (send to frontend) 68*884dbb3bSLinJiawei */ 69*884dbb3bSLinJiawei} 70*884dbb3bSLinJiawei 7121732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 728921b337SYinan Xu val io = IO(new Bundle { 738921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 748921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 758921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 768921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 778921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 788921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 798921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 801c2588aaSYinan Xu val roqio = new Bundle { 811c2588aaSYinan Xu // to int block 821c2588aaSYinan Xu val toCSR = new RoqCSRIO 831c2588aaSYinan Xu val exception = ValidIO(new MicroOp) 841c2588aaSYinan Xu val isInterrupt = Output(Bool()) 851c2588aaSYinan Xu // to mem block 8621e7a6c5SYinan Xu val commits = new RoqCommitIO 871c2588aaSYinan Xu val roqDeqPtr = Output(new RoqPtr) 881c2588aaSYinan Xu } 898921b337SYinan Xu }) 908921b337SYinan Xu 91*884dbb3bSLinJiawei val ftq = Module(new Ftq) 928921b337SYinan Xu val decode = Module(new DecodeStage) 938921b337SYinan Xu val rename = Module(new Rename) 94694b0180SLinJiawei val dispatch = Module(new Dispatch) 953fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 963fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 97*884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 988921b337SYinan Xu 99*884dbb3bSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 100694b0180SLinJiawei 101694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 1028921b337SYinan Xu 103*884dbb3bSLinJiawei val backendRedirect = redirectGen.io.stage2Redirect 104*884dbb3bSLinJiawei val frontendRedirect = redirectGen.io.stage3CfiUpdate 1058921b337SYinan Xu 106*884dbb3bSLinJiawei ftq.io.enq <> io.frontend.fetchInfo 107*884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 108*884dbb3bSLinJiawei ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) 109*884dbb3bSLinJiawei ftq.io.roq_commits(i).bits := roq.io.commits.info(i) 110*884dbb3bSLinJiawei } 111*884dbb3bSLinJiawei ftq.io.redirect <> backendRedirect 112*884dbb3bSLinJiawei ftq.io.exuWriteback <> io.fromIntBlock.exuRedirect 113*884dbb3bSLinJiawei 114*884dbb3bSLinJiawei ftq.io.ftqRead(1) <> redirectGen.io.exuFtqRead 115*884dbb3bSLinJiawei ftq.io.ftqRead(2) <> DontCare // TODO: read exception pc / load replay pc form here 116*884dbb3bSLinJiawei 117*884dbb3bSLinJiawei io.frontend.redirect_cfiUpdate := frontendRedirect 118*884dbb3bSLinJiawei io.frontend.commit_cfiUpdate := ftq.io.commit_cfiUpdate 11966bcc42fSYinan Xu 1208921b337SYinan Xu decode.io.in <> io.frontend.cfVec 1218921b337SYinan Xu 122*884dbb3bSLinJiawei val jumpInst = dispatch.io.enqIQCtrl(0).bits 123*884dbb3bSLinJiawei ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump 124*884dbb3bSLinJiawei io.toIntBlock.jumpPc := GetPcByFtq(ftq.io.ftqRead(0).entry.ftqPC, jumpInst.cf.ftqOffset) 1250412e00dSLinJiawei 126b424051cSYinan Xu // pipeline between decode and dispatch 127b424051cSYinan Xu for (i <- 0 until RenameWidth) { 128*884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 129*884dbb3bSLinJiawei backendRedirect.valid || frontendRedirect.valid) 130b424051cSYinan Xu } 1318921b337SYinan Xu 132*884dbb3bSLinJiawei rename.io.redirect <> backendRedirect 1338921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 1348921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 13599b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 1368921b337SYinan Xu 137*884dbb3bSLinJiawei dispatch.io.redirect <> backendRedirect 13821b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 13908fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 1402bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1412bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 1423fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 1433fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 1441c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 1453fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 1463fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 1473fae98acSYinan Xu } 1488921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1492bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 15076e1d2a4SYikeZhou// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1518921b337SYinan Xu 1520412e00dSLinJiawei 153*884dbb3bSLinJiawei val flush = backendRedirect.valid && RedirectLevel.isUnconditional(backendRedirect.bits.level) 1543fae98acSYinan Xu fpBusyTable.io.flush := flush 1553fae98acSYinan Xu intBusyTable.io.flush := flush 1563fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 1571e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 1583fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1593fae98acSYinan Xu } 1603fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 1613fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 1623fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 1633fae98acSYinan Xu } 1643fae98acSYinan Xu intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr) 1653fae98acSYinan Xu intBusyTable.io.pregRdy <> dispatch.io.intPregRdy 1663fae98acSYinan Xu fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr) 1673fae98acSYinan Xu fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy 1683fae98acSYinan Xu 169*884dbb3bSLinJiawei roq.io.redirect <> backendRedirect 1700412e00dSLinJiawei roq.io.exeWbResults.take(roqWbSize-1).zip( 1710412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 1720412e00dSLinJiawei ).foreach{ 1730412e00dSLinJiawei case(x, y) => 1740412e00dSLinJiawei x.bits := y.bits 175*884dbb3bSLinJiawei x.valid := y.valid 1760412e00dSLinJiawei } 1770412e00dSLinJiawei 178*884dbb3bSLinJiawei // TODO: is 'backendRedirect' necesscary? 179*884dbb3bSLinJiawei io.toIntBlock.redirect <> backendRedirect 180*884dbb3bSLinJiawei io.toFpBlock.redirect <> backendRedirect 181*884dbb3bSLinJiawei io.toLsBlock.redirect <> backendRedirect 1820412e00dSLinJiawei 1839916fbd7SYikeZhou dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 1849916fbd7SYikeZhou dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 1859916fbd7SYikeZhou 1861c2588aaSYinan Xu // roq to int block 1871c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 188edf53867SYinan Xu io.roqio.exception.valid := roq.io.redirectOut.valid && roq.io.redirectOut.bits.isException() 1891c2588aaSYinan Xu io.roqio.exception.bits := roq.io.exception 190edf53867SYinan Xu io.roqio.isInterrupt := roq.io.redirectOut.bits.interrupt 1911c2588aaSYinan Xu // roq to mem block 1921c2588aaSYinan Xu io.roqio.roqDeqPtr := roq.io.roqDeqPtr 1931c2588aaSYinan Xu io.roqio.commits := roq.io.commits 1948921b337SYinan Xu} 195