xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 7ca3937d1428b05612b3f20da44676b11c5d3d0c)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
58921b337SYinan Xuimport xiangshan._
68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage}
78921b337SYinan Xuimport xiangshan.backend.rename.Rename
88921b337SYinan Xuimport xiangshan.backend.brq.Brq
98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
108921b337SYinan Xuimport xiangshan.backend.exu._
118921b337SYinan Xuimport xiangshan.backend.issue.ReservationStationNew
128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
13*7ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO}
148921b337SYinan Xuimport xiangshan.mem._
158921b337SYinan Xuimport xiangshan.backend.fu.FunctionUnit._
168921b337SYinan Xu
178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
188921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
198921b337SYinan Xu  val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput))
202bb6eba1SYinan Xu  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort))
2166bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
22*7ca3937dSYinan Xu  val roqToCSR = new RoqCSRIO
238921b337SYinan Xu}
248921b337SYinan Xu
258921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
268921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
278921b337SYinan Xu  val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput))
282bb6eba1SYinan Xu  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort))
2966bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
308921b337SYinan Xu}
318921b337SYinan Xu
328921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
338921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
348921b337SYinan Xu  val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput))
358921b337SYinan Xu  val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp))
3666bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
37b7130baeSYinan Xu  // from roq: send commits info to lsq
38b7130baeSYinan Xu  val commits = Vec(CommitWidth, ValidIO(new RoqCommit))
39b7130baeSYinan Xu  // from roq: the newest roqDeqPtr
40b7130baeSYinan Xu  val roqDeqPtr = Input(new RoqPtr)
418921b337SYinan Xu}
428921b337SYinan Xu
432bb6eba1SYinan Xuclass CtrlBlock
442bb6eba1SYinan Xu(
452bb6eba1SYinan Xu  jmpCfg: ExuConfig,
462bb6eba1SYinan Xu  aluCfg: ExuConfig,
472bb6eba1SYinan Xu  mduCfg: ExuConfig,
482bb6eba1SYinan Xu  fmacCfg: ExuConfig,
492bb6eba1SYinan Xu  fmiscCfg: ExuConfig,
502bb6eba1SYinan Xu  ldCfg: ExuConfig,
512bb6eba1SYinan Xu  stCfg: ExuConfig
522bb6eba1SYinan Xu) extends XSModule {
538921b337SYinan Xu  val io = IO(new Bundle {
548921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
558921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
568921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
578921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
588921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
598921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
608921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
618921b337SYinan Xu  })
628921b337SYinan Xu
638921b337SYinan Xu  val decode = Module(new DecodeStage)
648921b337SYinan Xu  val brq = Module(new Brq)
658921b337SYinan Xu  val decBuf = Module(new DecodeBuffer)
668921b337SYinan Xu  val rename = Module(new Rename)
678921b337SYinan Xu  val dispatch = Module(new Dispatch(
682bb6eba1SYinan Xu    jmpCfg, aluCfg, mduCfg,
692bb6eba1SYinan Xu    fmacCfg, fmiscCfg,
702bb6eba1SYinan Xu    ldCfg, stCfg
718921b337SYinan Xu  ))
728921b337SYinan Xu  // TODO: move busyTable to dispatch1
738921b337SYinan Xu  // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
748921b337SYinan Xu  // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
758921b337SYinan Xu  val roq = Module(new Roq)
768921b337SYinan Xu
778921b337SYinan Xu  val fromExeBlock = (io.fromIntBlock, io.fromFpBlock, io.fromLsBlock)
788921b337SYinan Xu  val toExeBlock = (io.toIntBlock, io.toFpBlock, io.toLsBlock)
798921b337SYinan Xu
808921b337SYinan Xu  val redirect = Mux(
818921b337SYinan Xu    roq.io.redirect.valid,
828921b337SYinan Xu    roq.io.redirect,
838921b337SYinan Xu    Mux(
848921b337SYinan Xu      brq.io.redirect.valid,
858921b337SYinan Xu      brq.io.redirect,
868921b337SYinan Xu      io.fromLsBlock.replay
878921b337SYinan Xu    )
888921b337SYinan Xu  )
898921b337SYinan Xu
9066bcc42fSYinan Xu  io.frontend.redirect := redirect
9166bcc42fSYinan Xu  io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay
9266bcc42fSYinan Xu  io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo
9366bcc42fSYinan Xu  io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo
9466bcc42fSYinan Xu  io.frontend.sfence <> io.fromIntBlock.sfence
9566bcc42fSYinan Xu  io.frontend.tlbCsrIO <> io.fromIntBlock.tlbCsrIO
9666bcc42fSYinan Xu
978921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
988921b337SYinan Xu  decode.io.toBrq <> brq.io.enqReqs
998921b337SYinan Xu  decode.io.brTags <> brq.io.brTags
1008921b337SYinan Xu  decode.io.out <> decBuf.io.in
1018921b337SYinan Xu
1028921b337SYinan Xu  decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk
1038921b337SYinan Xu  decBuf.io.redirect <> redirect
1048921b337SYinan Xu  decBuf.io.out <> rename.io.in
1058921b337SYinan Xu
1068921b337SYinan Xu  rename.io.redirect <> redirect
1078921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
1088921b337SYinan Xu  // they should be moved to busytables
1098921b337SYinan Xu  rename.io.wbIntResults <> io.fromIntBlock.wbIntRegs ++ io.fromFpBlock.wbIntRegs ++ io.fromLsBlock.wbIntRegs
1108921b337SYinan Xu  rename.io.wbFpResults <> io.fromIntBlock.wbFpRegs ++ io.fromFpBlock.wbFpRegs ++ io.fromLsBlock.wbFpRegs
1118921b337SYinan Xu  rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr)
1128921b337SYinan Xu  rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr)
1138921b337SYinan Xu  rename.io.intPregRdy <> dispatch.io.intPregRdy
1148921b337SYinan Xu  rename.io.fpPregRdy <> dispatch.io.fpPregRdy
1158921b337SYinan Xu  rename.io.replayPregReq <> dispatch.io.replayPregReq
1168921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
1178921b337SYinan Xu
1188921b337SYinan Xu  dispatch.io.redirect <> redirect
1198921b337SYinan Xu  dispatch.io.toRoq <> roq.io.dp1Req
1208921b337SYinan Xu  dispatch.io.roqIdxs <> roq.io.roqIdxs
1218921b337SYinan Xu  dispatch.io.toLsroq <> io.toLsBlock.lsqIdxReq
1228921b337SYinan Xu  dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp
1238921b337SYinan Xu  dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.fromLsBlock.oldestStore.valid
1242bb6eba1SYinan Xu  dispatch.io.dequeueRoqIndex.bits := Mux(io.fromLsBlock.oldestStore.valid, io.fromLsBlock.oldestStore.bits, roq.io.commitRoqIndex.bits)
1252bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
1262bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1278921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
1282bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
1292bb6eba1SYinan Xu  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1308921b337SYinan Xu
131*7ca3937dSYinan Xu  io.toIntBlock.roqToCSR <> roq.io.csr
1328921b337SYinan Xu  // val flush = redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe)
1338921b337SYinan Xu  // fpBusyTable.flush := flush
1348921b337SYinan Xu  // intBusyTable.flush := flush
1358921b337SYinan Xu  // busytable io
1368921b337SYinan Xu  // maybe update busytable in dispatch1?
1378921b337SYinan Xu
1388921b337SYinan Xu}
139