18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 58921b337SYinan Xuimport xiangshan._ 68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage} 78921b337SYinan Xuimport xiangshan.backend.rename.Rename 88921b337SYinan Xuimport xiangshan.backend.brq.Brq 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11*694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 137ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO} 148921b337SYinan Xu 158921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 168921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 178921b337SYinan Xu val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput)) 182bb6eba1SYinan Xu val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort)) 1966bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 207ca3937dSYinan Xu val roqToCSR = new RoqCSRIO 218921b337SYinan Xu} 228921b337SYinan Xu 238921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 248921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 258921b337SYinan Xu val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput)) 262bb6eba1SYinan Xu val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort)) 2766bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 288921b337SYinan Xu} 298921b337SYinan Xu 308921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 318921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 328921b337SYinan Xu val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput)) 338921b337SYinan Xu val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp)) 3466bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 35b7130baeSYinan Xu // from roq: send commits info to lsq 36b7130baeSYinan Xu val commits = Vec(CommitWidth, ValidIO(new RoqCommit)) 37b7130baeSYinan Xu // from roq: the newest roqDeqPtr 38b7130baeSYinan Xu val roqDeqPtr = Input(new RoqPtr) 398921b337SYinan Xu} 408921b337SYinan Xu 41*694b0180SLinJiaweiclass CtrlBlock extends XSModule { 428921b337SYinan Xu val io = IO(new Bundle { 438921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 448921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 458921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 468921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 478921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 488921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 498921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 508921b337SYinan Xu }) 518921b337SYinan Xu 528921b337SYinan Xu val decode = Module(new DecodeStage) 538921b337SYinan Xu val brq = Module(new Brq) 548921b337SYinan Xu val decBuf = Module(new DecodeBuffer) 558921b337SYinan Xu val rename = Module(new Rename) 56*694b0180SLinJiawei val dispatch = Module(new Dispatch) 578921b337SYinan Xu // TODO: move busyTable to dispatch1 588921b337SYinan Xu // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 598921b337SYinan Xu // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 608921b337SYinan Xu 61*694b0180SLinJiawei val fpWbSize = exuConfigs.count(_.writeFpRf) 62*694b0180SLinJiawei val intWbSize = exuConfigs.count(_.writeIntRf) 63*694b0180SLinJiawei // wb int exu + wb fp exu + ldu / stu + brq 64*694b0180SLinJiawei val roqWbSize = intWbSize + fpWbSize + exuParameters.LduCnt + exuParameters.StuCnt + 1 65*694b0180SLinJiawei 66*694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 678921b337SYinan Xu 688921b337SYinan Xu val redirect = Mux( 698921b337SYinan Xu roq.io.redirect.valid, 708921b337SYinan Xu roq.io.redirect, 718921b337SYinan Xu Mux( 728921b337SYinan Xu brq.io.redirect.valid, 738921b337SYinan Xu brq.io.redirect, 748921b337SYinan Xu io.fromLsBlock.replay 758921b337SYinan Xu ) 768921b337SYinan Xu ) 778921b337SYinan Xu 7866bcc42fSYinan Xu io.frontend.redirect := redirect 7966bcc42fSYinan Xu io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay 8066bcc42fSYinan Xu io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo 8166bcc42fSYinan Xu io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo 8266bcc42fSYinan Xu io.frontend.sfence <> io.fromIntBlock.sfence 8366bcc42fSYinan Xu io.frontend.tlbCsrIO <> io.fromIntBlock.tlbCsrIO 8466bcc42fSYinan Xu 858921b337SYinan Xu decode.io.in <> io.frontend.cfVec 868921b337SYinan Xu decode.io.toBrq <> brq.io.enqReqs 878921b337SYinan Xu decode.io.brTags <> brq.io.brTags 888921b337SYinan Xu decode.io.out <> decBuf.io.in 898921b337SYinan Xu 908921b337SYinan Xu decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk 918921b337SYinan Xu decBuf.io.redirect <> redirect 928921b337SYinan Xu decBuf.io.out <> rename.io.in 938921b337SYinan Xu 948921b337SYinan Xu rename.io.redirect <> redirect 958921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 968921b337SYinan Xu // they should be moved to busytables 978921b337SYinan Xu rename.io.wbIntResults <> io.fromIntBlock.wbIntRegs ++ io.fromFpBlock.wbIntRegs ++ io.fromLsBlock.wbIntRegs 988921b337SYinan Xu rename.io.wbFpResults <> io.fromIntBlock.wbFpRegs ++ io.fromFpBlock.wbFpRegs ++ io.fromLsBlock.wbFpRegs 998921b337SYinan Xu rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr) 1008921b337SYinan Xu rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr) 1018921b337SYinan Xu rename.io.intPregRdy <> dispatch.io.intPregRdy 1028921b337SYinan Xu rename.io.fpPregRdy <> dispatch.io.fpPregRdy 1038921b337SYinan Xu rename.io.replayPregReq <> dispatch.io.replayPregReq 1048921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 1058921b337SYinan Xu 1068921b337SYinan Xu dispatch.io.redirect <> redirect 1078921b337SYinan Xu dispatch.io.toRoq <> roq.io.dp1Req 1088921b337SYinan Xu dispatch.io.roqIdxs <> roq.io.roqIdxs 1098921b337SYinan Xu dispatch.io.toLsroq <> io.toLsBlock.lsqIdxReq 1108921b337SYinan Xu dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp 1118921b337SYinan Xu dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.fromLsBlock.oldestStore.valid 1122bb6eba1SYinan Xu dispatch.io.dequeueRoqIndex.bits := Mux(io.fromLsBlock.oldestStore.valid, io.fromLsBlock.oldestStore.bits, roq.io.commitRoqIndex.bits) 1132bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1142bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 1158921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1162bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 1172bb6eba1SYinan Xu dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1188921b337SYinan Xu 1197ca3937dSYinan Xu io.toIntBlock.roqToCSR <> roq.io.csr 1208921b337SYinan Xu // val flush = redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe) 1218921b337SYinan Xu // fpBusyTable.flush := flush 1228921b337SYinan Xu // intBusyTable.flush := flush 1238921b337SYinan Xu // busytable io 1248921b337SYinan Xu // maybe update busytable in dispatch1? 1258921b337SYinan Xu 1268921b337SYinan Xu} 127