xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 68f9511837f6a90f29b6ac5324a37aae0da61766)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3c6d43980SLemover*
4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8c6d43980SLemover*
9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12c6d43980SLemover*
13c6d43980SLemover* See the Mulan PSL v2 for more details.
14c6d43980SLemover***************************************************************************************/
15c6d43980SLemover
168921b337SYinan Xupackage xiangshan.backend
178921b337SYinan Xu
182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
198921b337SYinan Xuimport chisel3._
208921b337SYinan Xuimport chisel3.util._
2121732575SYinan Xuimport utils._
228921b337SYinan Xuimport xiangshan._
23de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion}
248926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
258921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
268921b337SYinan Xuimport xiangshan.backend.exu._
27e7b046c5Szoujrimport xiangshan.frontend.{FtqRead, FtqToCtrlIO, FtqPtr, CfiInfoToCtrl}
283a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr}
29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
308921b337SYinan Xu
31f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
32f06ca0bfSLingrui98  val roq_commits = Vec(CommitWidth, Valid(new RoqCommitInfo))
33f06ca0bfSLingrui98  val stage2Redirect = Valid(new Redirect)
34f06ca0bfSLingrui98  val roqFlush = Valid(new Bundle {
35f06ca0bfSLingrui98    val ftqIdx = Output(new FtqPtr)
36f06ca0bfSLingrui98    val ftqOffset = Output(UInt(log2Up(PredictWidth).W))
37f06ca0bfSLingrui98  })
38f06ca0bfSLingrui98
39f06ca0bfSLingrui98  val exuWriteback = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Valid(new ExuOutput))
40f06ca0bfSLingrui98  val loadReplay = Valid(new Redirect)
41f06ca0bfSLingrui98  val stage3Redirect = ValidIO(new Redirect)
42f06ca0bfSLingrui98}
43f06ca0bfSLingrui98
442225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule
45f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
46dfde261eSljw  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
47884dbb3bSLinJiawei  val io = IO(new Bundle() {
48dfde261eSljw    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
496c0bbf39Sljw    val loadReplay = Flipped(ValidIO(new Redirect))
509ed972adSLinJiawei    val flush = Input(Bool())
51e7b046c5Szoujr    val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W)))
52e7b046c5Szoujr    val stage1CfiRead = Vec(numRedirect+1, new FtqRead(new CfiInfoToCtrl))
53884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
54faf3cfa9SLinJiawei    val stage3Redirect = ValidIO(new Redirect)
55de169c67SWilliam Wang    val memPredUpdate = Output(new MemPredUpdateReq)
56e7b046c5Szoujr    val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2
57884dbb3bSLinJiawei  })
58884dbb3bSLinJiawei  /*
59884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
60884dbb3bSLinJiawei          |         |      |    |     |     |         |
61faf3cfa9SLinJiawei          |============= reg & compare =====|         |       ========
6236d7aed5SLinJiawei                            |                         |
6336d7aed5SLinJiawei                            |                         |
6436d7aed5SLinJiawei                            |                         |        Stage2
65884dbb3bSLinJiawei                            |                         |
66884dbb3bSLinJiawei                    redirect (flush backend)          |
67884dbb3bSLinJiawei                    |                                 |
68884dbb3bSLinJiawei               === reg ===                            |       ========
69884dbb3bSLinJiawei                    |                                 |
70884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
71884dbb3bSLinJiawei                            |
72884dbb3bSLinJiawei                redirect (send to frontend)
73884dbb3bSLinJiawei   */
74dfde261eSljw  private class Wrapper(val n: Int) extends Bundle {
75dfde261eSljw    val redirect = new Redirect
76dfde261eSljw    val valid = Bool()
77dfde261eSljw    val idx = UInt(log2Up(n).W)
78dfde261eSljw  }
79435a337cSYinan Xu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
80435a337cSYinan Xu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx)))
81435a337cSYinan Xu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
82435a337cSYinan Xu      (if (j < i) !xs(j).valid || compareVec(i)(j)
83435a337cSYinan Xu      else if (j == i) xs(i).valid
84435a337cSYinan Xu      else !xs(j).valid || !compareVec(j)(i))
85435a337cSYinan Xu    )).andR))
86435a337cSYinan Xu    resultOnehot
87dfde261eSljw  }
88faf3cfa9SLinJiawei
89f06ca0bfSLingrui98  val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
90f06ca0bfSLingrui98  val stage1FtqReadPcs =
91de182b2aSLingrui98    (io.stage1PcRead zip redirects).map{ case (r, redirect) =>
92f06ca0bfSLingrui98      r(redirect.ftqIdx, redirect.ftqOffset)
93f06ca0bfSLingrui98    }
9450f55d9fSLingrui98  val stage1FtqReadCfis =
95de182b2aSLingrui98    (io.stage1CfiRead zip redirects).map{ case (r, redirect) =>
9650f55d9fSLingrui98      r(redirect.ftqIdx, redirect.ftqOffset)
9750f55d9fSLingrui98    }
98f7f707b0SLinJiawei
99dfde261eSljw  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
100dfde261eSljw    val redirect = Wire(Valid(new Redirect))
101dfde261eSljw    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
102dfde261eSljw    redirect.bits := exuOut.bits.redirect
103dfde261eSljw    redirect
104dfde261eSljw  }
105dfde261eSljw
106dfde261eSljw  val jumpOut = io.exuMispredict.head
107435a337cSYinan Xu  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
108435a337cSYinan Xu  val oldestOneHot = selectOldestRedirect(allRedirect)
109435a337cSYinan Xu  val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)))
110435a337cSYinan Xu  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
111435a337cSYinan Xu  val oldestExuOutput = Mux1H((0 until 5).map(oldestOneHot), io.exuMispredict)
112435a337cSYinan Xu  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
113dfde261eSljw
1146060732cSLinJiawei  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
115435a337cSYinan Xu  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
116435a337cSYinan Xu  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
117435a337cSYinan Xu  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
118435a337cSYinan Xu  val s1_redirect_valid_reg = RegNext(oldestValid)
119435a337cSYinan Xu  val s1_redirect_onehot = RegNext(oldestOneHot)
120faf3cfa9SLinJiawei
121faf3cfa9SLinJiawei  // stage1 -> stage2
12227c1214eSLinJiawei  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
123faf3cfa9SLinJiawei  io.stage2Redirect.bits := s1_redirect_bits_reg
124faf3cfa9SLinJiawei  io.stage2Redirect.bits.cfiUpdate := DontCare
125faf3cfa9SLinJiawei
126435a337cSYinan Xu  val s1_isReplay = s1_redirect_onehot(5)
127435a337cSYinan Xu  val s1_isJump = s1_redirect_onehot(0)
12850f55d9fSLingrui98  val cfiRead = Mux1H(s1_redirect_onehot, stage1FtqReadCfis)
129f06ca0bfSLingrui98  val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs)
130dfde261eSljw  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
131dfde261eSljw  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
132435a337cSYinan Xu  val target = Mux(s1_isReplay,
13301f25297SLingrui98    real_pc, // repaly from itself
134dfde261eSljw    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
135dfde261eSljw      Mux(s1_isJump, s1_jumpTarget, brTarget),
1366060732cSLinJiawei      snpc
137faf3cfa9SLinJiawei    )
138faf3cfa9SLinJiawei  )
1392b8b2e7aSWilliam Wang
140de169c67SWilliam Wang  // get pc from ftq
141de169c67SWilliam Wang  // valid only if redirect is caused by load violation
142de169c67SWilliam Wang  // store_pc is used to update store set
143f06ca0bfSLingrui98  val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset)
1442b8b2e7aSWilliam Wang
145de169c67SWilliam Wang  // update load violation predictor if load violation redirect triggered
146de169c67SWilliam Wang  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
147de169c67SWilliam Wang  // update wait table
148de169c67SWilliam Wang  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
149de169c67SWilliam Wang  io.memPredUpdate.wdata := true.B
150de169c67SWilliam Wang  // update store set
151de169c67SWilliam Wang  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
152de169c67SWilliam Wang  // store pc is ready 1 cycle after s1_isReplay is judged
153de169c67SWilliam Wang  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
154de169c67SWilliam Wang
15550f55d9fSLingrui98  val s2_br_mask = RegEnable(cfiRead.br_mask, enable = s1_redirect_valid_reg)
15609348ee5Sljw  val s2_sawNotTakenBranch = RegEnable(VecInit((0 until PredictWidth).map{ i =>
15750f55d9fSLingrui98      if(i == 0) false.B else Cat(cfiRead.br_mask.take(i)).orR()
15809348ee5Sljw    })(s1_redirect_bits_reg.ftqOffset), enable = s1_redirect_valid_reg)
15950f55d9fSLingrui98  val s2_hist = RegEnable(cfiRead.hist, enable = s1_redirect_valid_reg)
160dfde261eSljw  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
161dfde261eSljw  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
162f06ca0bfSLingrui98  val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg)
163dfde261eSljw  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
164dfde261eSljw  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
165dfde261eSljw
166faf3cfa9SLinJiawei  io.stage3Redirect.valid := s2_redirect_valid_reg
167faf3cfa9SLinJiawei  io.stage3Redirect.bits := s2_redirect_bits_reg
168faf3cfa9SLinJiawei  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
169f06ca0bfSLingrui98  stage3CfiUpdate.pc := s2_pc
170faf3cfa9SLinJiawei  stage3CfiUpdate.pd := s2_pd
171f06ca0bfSLingrui98  // stage3CfiUpdate.rasSp := s2_ftqRead.rasSp
172f06ca0bfSLingrui98  // stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop
173f06ca0bfSLingrui98  // stage3CfiUpdate.predHist := s2_ftqRead.predHist
174f06ca0bfSLingrui98  // stage3CfiUpdate.specCnt := s2_ftqRead.specCnt
17509348ee5Sljw  stage3CfiUpdate.hist := s2_hist
176cde9280dSLinJiawei  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
17709348ee5Sljw  stage3CfiUpdate.sawNotTakenBranch := s2_sawNotTakenBranch
178dfde261eSljw  stage3CfiUpdate.target := s2_target
179faf3cfa9SLinJiawei  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
180faf3cfa9SLinJiawei  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
181884dbb3bSLinJiawei}
182884dbb3bSLinJiawei
1832225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule
184f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
1858921b337SYinan Xu  val io = IO(new Bundle {
186*68f95118SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
187*68f95118SYinan Xu    val enqIQ = Vec(12, DecoupledIO(new MicroOp))
188*68f95118SYinan Xu    // from int block
189*68f95118SYinan Xu    val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput)))
190*68f95118SYinan Xu    val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput)))
191*68f95118SYinan Xu    val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput)))
192*68f95118SYinan Xu    val memoryViolation = Flipped(ValidIO(new Redirect))
193*68f95118SYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
194*68f95118SYinan Xu    val jumpPc = Output(UInt(VAddrBits.W))
195*68f95118SYinan Xu    val jalr_target = Output(UInt(VAddrBits.W))
1961c2588aaSYinan Xu    val roqio = new Bundle {
1971c2588aaSYinan Xu      // to int block
1981c2588aaSYinan Xu      val toCSR = new RoqCSRIO
1993a474d38SYinan Xu      val exception = ValidIO(new ExceptionInfo)
2001c2588aaSYinan Xu      // to mem block
20110aac6e7SWilliam Wang      val lsq = new RoqLsqIO
2021c2588aaSYinan Xu    }
2032b8b2e7aSWilliam Wang    val csrCtrl = Input(new CustomCSRCtrlIO)
204edd6ddbcSwakafa    val perfInfo = Output(new Bundle{
205edd6ddbcSwakafa      val ctrlInfo = new Bundle {
206edd6ddbcSwakafa        val roqFull   = Input(Bool())
207edd6ddbcSwakafa        val intdqFull = Input(Bool())
208edd6ddbcSwakafa        val fpdqFull  = Input(Bool())
209edd6ddbcSwakafa        val lsdqFull  = Input(Bool())
210edd6ddbcSwakafa      }
211edd6ddbcSwakafa    })
212*68f95118SYinan Xu    val writeback = Vec(16, Flipped(ValidIO(new ExuOutput)))
213*68f95118SYinan Xu    // redirect out
214*68f95118SYinan Xu    val redirect = ValidIO(new Redirect)
215*68f95118SYinan Xu    val flush = Output(Bool())
216*68f95118SYinan Xu    val readIntRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
217*68f95118SYinan Xu    val readFpRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
218*68f95118SYinan Xu    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
219*68f95118SYinan Xu    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
2208921b337SYinan Xu  })
2218921b337SYinan Xu
2228921b337SYinan Xu  val decode = Module(new DecodeStage)
2238921b337SYinan Xu  val rename = Module(new Rename)
224694b0180SLinJiawei  val dispatch = Module(new Dispatch)
2253fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
2263fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
227884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
2288921b337SYinan Xu
229884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
230694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
2318921b337SYinan Xu
232f06ca0bfSLingrui98  val stage2Redirect = redirectGen.io.stage2Redirect
233f06ca0bfSLingrui98  val stage3Redirect = redirectGen.io.stage3Redirect
2342d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
235bbd262adSLinJiawei  val flushReg = RegNext(flush)
236faf3cfa9SLinJiawei
237*68f95118SYinan Xu  val exuRedirect = io.exuRedirect.map(x => {
238dfde261eSljw    val valid = x.valid && x.bits.redirectValid
239f06ca0bfSLingrui98    val killedByOlder = x.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg)
240dfde261eSljw    val delayed = Wire(Valid(new ExuOutput))
241dfde261eSljw    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
242dfde261eSljw    delayed.bits := RegEnable(x.bits, x.valid)
243dfde261eSljw    delayed
244faf3cfa9SLinJiawei  })
245c1b37c81Sljw  val loadReplay = Wire(Valid(new Redirect))
246*68f95118SYinan Xu  loadReplay.valid := RegNext(io.memoryViolation.valid &&
247*68f95118SYinan Xu    !io.memoryViolation.bits.roqIdx.needFlush(backendRedirect, flushReg),
248c1b37c81Sljw    init = false.B
249c1b37c81Sljw  )
250*68f95118SYinan Xu  loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid)
251*68f95118SYinan Xu  VecInit(ftq.io.ftqRead.tail.dropRight(2)) <> redirectGen.io.stage1FtqRead
252f06ca0bfSLingrui98  io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead
253f06ca0bfSLingrui98  io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead
25450f55d9fSLingrui98  io.frontend.fromFtq.cfi_reads <> redirectGen.io.stage1CfiRead
255dfde261eSljw  redirectGen.io.exuMispredict <> exuRedirect
256c1b37c81Sljw  redirectGen.io.loadReplay <> loadReplay
257bbd262adSLinJiawei  redirectGen.io.flush := flushReg
2588921b337SYinan Xu
259884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
260e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk
261e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).bits := roq.io.commits.info(i)
262884dbb3bSLinJiawei  }
263f06ca0bfSLingrui98  io.frontend.toFtq.stage2Redirect <> stage2Redirect
264f06ca0bfSLingrui98  io.frontend.toFtq.roqFlush <> RegNext(roq.io.flushOut)
265f06ca0bfSLingrui98  io.frontend.toFtq.stage3Redirect <> stage3Redirect
266e0d9a9f0SLingrui98  io.frontend.toFtq.exuWriteback <> exuRedirect
267f06ca0bfSLingrui98  io.frontend.toFtq.loadReplay <> loadReplay
268884dbb3bSLinJiawei
269f06ca0bfSLingrui98  val roqPcRead = io.frontend.fromFtq.getRoqFlushPcRead
270f06ca0bfSLingrui98  val flushPC = roqPcRead(roq.io.flushOut.bits.ftqIdx, roq.io.flushOut.bits.ftqOffset)
271884dbb3bSLinJiawei
2729ed972adSLinJiawei  val flushRedirect = Wire(Valid(new Redirect))
273bbd262adSLinJiawei  flushRedirect.valid := flushReg
2749ed972adSLinJiawei  flushRedirect.bits := DontCare
2759ed972adSLinJiawei  flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush)
2769ed972adSLinJiawei  flushRedirect.bits.interrupt := true.B
277ac5a5d53SLinJiawei  flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid,
278ac5a5d53SLinJiawei    io.roqio.toCSR.trapTarget,
279ac5a5d53SLinJiawei    flushPC + 4.U // flush pipe
2809ed972adSLinJiawei  )
281c1b37c81Sljw  val flushRedirectReg = Wire(Valid(new Redirect))
282c1b37c81Sljw  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
283c1b37c81Sljw  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
2849ed972adSLinJiawei
285f06ca0bfSLingrui98  io.frontend.redirect_cfiUpdate := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect)
28666bcc42fSYinan Xu
2878921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
2882b8b2e7aSWilliam Wang  // currently, we only update wait table when isReplay
289de169c67SWilliam Wang  decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate)
290de169c67SWilliam Wang  decode.io.memPredUpdate(1) := DontCare
291de169c67SWilliam Wang  decode.io.memPredUpdate(1).valid := false.B
292de169c67SWilliam Wang  // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate
2932b8b2e7aSWilliam Wang  decode.io.csrCtrl := RegNext(io.csrCtrl)
2942b8b2e7aSWilliam Wang
2958921b337SYinan Xu
296884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
297f06ca0bfSLingrui98  val jumpPcRead = io.frontend.fromFtq.getJumpPcRead
298*68f95118SYinan Xu  io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
299f06ca0bfSLingrui98  val jumpTargetRead = io.frontend.fromFtq.target_read
300*68f95118SYinan Xu  io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
3010412e00dSLinJiawei
302b424051cSYinan Xu  // pipeline between decode and dispatch
303b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
304884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
305c1b37c81Sljw      flushReg || io.frontend.redirect_cfiUpdate.valid)
306b424051cSYinan Xu  }
3078921b337SYinan Xu
308f06ca0bfSLingrui98  rename.io.redirect <> stage2Redirect
309bbd262adSLinJiawei  rename.io.flush := flushReg
3108921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
3118921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
31299b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
313049559e7SYinan Xu  rename.io.dispatchInfo <> dispatch.io.preDpInfo
314aac4464eSYinan Xu  rename.io.csrCtrl <> RegNext(io.csrCtrl)
3158921b337SYinan Xu
316f06ca0bfSLingrui98  dispatch.io.redirect <> stage2Redirect
317bbd262adSLinJiawei  dispatch.io.flush := flushReg
31821b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
319*68f95118SYinan Xu  dispatch.io.enqLsq <> io.enqLsq
3203fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
3213fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
3221c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
3233fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
3243fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
3253fae98acSYinan Xu  }
326*68f95118SYinan Xu  dispatch.io.enqIQCtrl := DontCare
327*68f95118SYinan Xu  io.enqIQ <> dispatch.io.enqIQCtrl.take(4) ++ dispatch.io.enqIQCtrl.slice(7, 11) ++ dispatch.io.enqIQCtrl.drop(13)
328de169c67SWilliam Wang  dispatch.io.csrCtrl <> io.csrCtrl
329*68f95118SYinan Xu  dispatch.io.storeIssue <> io.stIn
330*68f95118SYinan Xu  dispatch.io.readIntRf <> io.readIntRf
331*68f95118SYinan Xu  dispatch.io.readFpRf <> io.readFpRf
3320412e00dSLinJiawei
333bbd262adSLinJiawei  fpBusyTable.io.flush := flushReg
334bbd262adSLinJiawei  intBusyTable.io.flush := flushReg
335*68f95118SYinan Xu  for((wb, setPhyRegRdy) <- io.writeback.take(8).zip(intBusyTable.io.wbPregs)){
3361e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
3373fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3383fae98acSYinan Xu  }
339*68f95118SYinan Xu  for((wb, setPhyRegRdy) <- io.writeback.drop(8).zip(fpBusyTable.io.wbPregs)){
3403fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
3413fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3423fae98acSYinan Xu  }
3438af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
3448af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
3453fae98acSYinan Xu
346f06ca0bfSLingrui98  roq.io.redirect <> stage2Redirect
347*68f95118SYinan Xu  val exeWbResults = VecInit(io.writeback ++ io.stOut)
348c1b37c81Sljw  for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) {
349f06ca0bfSLingrui98    roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg))
350c1b37c81Sljw    roq_wb.bits := RegNext(wb.bits)
351c1b37c81Sljw  }
3520412e00dSLinJiawei
353*68f95118SYinan Xu  // TODO: is 'backendRedirect' necesscary?
354*68f95118SYinan Xu  io.redirect <> backendRedirect
355*68f95118SYinan Xu  io.flush <> flushReg
356*68f95118SYinan Xu  io.debug_int_rat <> rename.io.debug_int_rat
357*68f95118SYinan Xu  io.debug_fp_rat <> rename.io.debug_fp_rat
3580412e00dSLinJiawei
359*68f95118SYinan Xu//  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
360*68f95118SYinan Xu//  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
3619916fbd7SYikeZhou
3621c2588aaSYinan Xu  // roq to int block
3631c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
364edd6ddbcSwakafa  io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr)
3652d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
3669ed972adSLinJiawei  io.roqio.exception.bits.uop.cf.pc := flushPC
3671c2588aaSYinan Xu  // roq to mem block
36810aac6e7SWilliam Wang  io.roqio.lsq <> roq.io.lsq
369edd6ddbcSwakafa
370edd6ddbcSwakafa  io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull)
371edd6ddbcSwakafa  io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull)
372edd6ddbcSwakafa  io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull)
373edd6ddbcSwakafa  io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull)
3748921b337SYinan Xu}
375