xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 5e63d5cb2999f38ff9364a42e06f508fd59b506d)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
178921b337SYinan Xupackage xiangshan.backend
188921b337SYinan Xu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
208921b337SYinan Xuimport chisel3._
218921b337SYinan Xuimport chisel3.util._
2221732575SYinan Xuimport utils._
238921b337SYinan Xuimport xiangshan._
24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion}
258926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
268921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
278921b337SYinan Xuimport xiangshan.backend.exu._
28ca93d428SLingrui98import xiangshan.frontend.{FtqRead, FtqToCtrlIO, FtqPtr}
293a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr}
30780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
318921b337SYinan Xu
32f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
33f06ca0bfSLingrui98  val roq_commits = Vec(CommitWidth, Valid(new RoqCommitInfo))
34f06ca0bfSLingrui98  val stage2Redirect = Valid(new Redirect)
35*5e63d5cbSLingrui98  val stage3Redirect = ValidIO(new Redirect)
36f06ca0bfSLingrui98  val roqFlush = Valid(new Bundle {
37f06ca0bfSLingrui98    val ftqIdx = Output(new FtqPtr)
38f06ca0bfSLingrui98    val ftqOffset = Output(UInt(log2Up(PredictWidth).W))
39f06ca0bfSLingrui98  })
40f06ca0bfSLingrui98}
41f06ca0bfSLingrui98
422225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule
43f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
44dfde261eSljw  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
45884dbb3bSLinJiawei  val io = IO(new Bundle() {
46dfde261eSljw    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
476c0bbf39Sljw    val loadReplay = Flipped(ValidIO(new Redirect))
489ed972adSLinJiawei    val flush = Input(Bool())
49e7b046c5Szoujr    val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W)))
50884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
51faf3cfa9SLinJiawei    val stage3Redirect = ValidIO(new Redirect)
52de169c67SWilliam Wang    val memPredUpdate = Output(new MemPredUpdateReq)
53e7b046c5Szoujr    val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2
54884dbb3bSLinJiawei  })
55884dbb3bSLinJiawei  /*
56884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
57884dbb3bSLinJiawei          |         |      |    |     |     |         |
58faf3cfa9SLinJiawei          |============= reg & compare =====|         |       ========
5936d7aed5SLinJiawei                            |                         |
6036d7aed5SLinJiawei                            |                         |
6136d7aed5SLinJiawei                            |                         |        Stage2
62884dbb3bSLinJiawei                            |                         |
63884dbb3bSLinJiawei                    redirect (flush backend)          |
64884dbb3bSLinJiawei                    |                                 |
65884dbb3bSLinJiawei               === reg ===                            |       ========
66884dbb3bSLinJiawei                    |                                 |
67884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
68884dbb3bSLinJiawei                            |
69884dbb3bSLinJiawei                redirect (send to frontend)
70884dbb3bSLinJiawei   */
71dfde261eSljw  private class Wrapper(val n: Int) extends Bundle {
72dfde261eSljw    val redirect = new Redirect
73dfde261eSljw    val valid = Bool()
74dfde261eSljw    val idx = UInt(log2Up(n).W)
75dfde261eSljw  }
76435a337cSYinan Xu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
77435a337cSYinan Xu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx)))
78435a337cSYinan Xu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
79435a337cSYinan Xu      (if (j < i) !xs(j).valid || compareVec(i)(j)
80435a337cSYinan Xu      else if (j == i) xs(i).valid
81435a337cSYinan Xu      else !xs(j).valid || !compareVec(j)(i))
82435a337cSYinan Xu    )).andR))
83435a337cSYinan Xu    resultOnehot
84dfde261eSljw  }
85faf3cfa9SLinJiawei
86f06ca0bfSLingrui98  val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
87f06ca0bfSLingrui98  val stage1FtqReadPcs =
88de182b2aSLingrui98    (io.stage1PcRead zip redirects).map{ case (r, redirect) =>
89f06ca0bfSLingrui98      r(redirect.ftqIdx, redirect.ftqOffset)
90f06ca0bfSLingrui98    }
91f7f707b0SLinJiawei
92dfde261eSljw  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
93dfde261eSljw    val redirect = Wire(Valid(new Redirect))
94dfde261eSljw    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
95dfde261eSljw    redirect.bits := exuOut.bits.redirect
96dfde261eSljw    redirect
97dfde261eSljw  }
98dfde261eSljw
99dfde261eSljw  val jumpOut = io.exuMispredict.head
100435a337cSYinan Xu  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
101435a337cSYinan Xu  val oldestOneHot = selectOldestRedirect(allRedirect)
102435a337cSYinan Xu  val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)))
103435a337cSYinan Xu  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
1043a6496e9SYinan Xu  val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict)
105435a337cSYinan Xu  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
106dfde261eSljw
1076060732cSLinJiawei  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
108435a337cSYinan Xu  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
109435a337cSYinan Xu  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
110435a337cSYinan Xu  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
111435a337cSYinan Xu  val s1_redirect_valid_reg = RegNext(oldestValid)
112435a337cSYinan Xu  val s1_redirect_onehot = RegNext(oldestOneHot)
113faf3cfa9SLinJiawei
114faf3cfa9SLinJiawei  // stage1 -> stage2
11527c1214eSLinJiawei  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
116faf3cfa9SLinJiawei  io.stage2Redirect.bits := s1_redirect_bits_reg
117faf3cfa9SLinJiawei  io.stage2Redirect.bits.cfiUpdate := DontCare
118faf3cfa9SLinJiawei
1193a6496e9SYinan Xu  val s1_isReplay = s1_redirect_onehot.last
1203a6496e9SYinan Xu  val s1_isJump = s1_redirect_onehot.head
121f06ca0bfSLingrui98  val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs)
122dfde261eSljw  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
123dfde261eSljw  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
124435a337cSYinan Xu  val target = Mux(s1_isReplay,
12501f25297SLingrui98    real_pc, // repaly from itself
126dfde261eSljw    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
127dfde261eSljw      Mux(s1_isJump, s1_jumpTarget, brTarget),
1286060732cSLinJiawei      snpc
129faf3cfa9SLinJiawei    )
130faf3cfa9SLinJiawei  )
1312b8b2e7aSWilliam Wang
132de169c67SWilliam Wang  // get pc from ftq
133de169c67SWilliam Wang  // valid only if redirect is caused by load violation
134de169c67SWilliam Wang  // store_pc is used to update store set
135f06ca0bfSLingrui98  val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset)
1362b8b2e7aSWilliam Wang
137de169c67SWilliam Wang  // update load violation predictor if load violation redirect triggered
138de169c67SWilliam Wang  io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
139de169c67SWilliam Wang  // update wait table
140de169c67SWilliam Wang  io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
141de169c67SWilliam Wang  io.memPredUpdate.wdata := true.B
142de169c67SWilliam Wang  // update store set
143de169c67SWilliam Wang  io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth))
144de169c67SWilliam Wang  // store pc is ready 1 cycle after s1_isReplay is judged
145de169c67SWilliam Wang  io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth)
146de169c67SWilliam Wang
147dfde261eSljw  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
148dfde261eSljw  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
149f06ca0bfSLingrui98  val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg)
150dfde261eSljw  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
151dfde261eSljw  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
152dfde261eSljw
153faf3cfa9SLinJiawei  io.stage3Redirect.valid := s2_redirect_valid_reg
154faf3cfa9SLinJiawei  io.stage3Redirect.bits := s2_redirect_bits_reg
155faf3cfa9SLinJiawei  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
156f06ca0bfSLingrui98  stage3CfiUpdate.pc := s2_pc
157faf3cfa9SLinJiawei  stage3CfiUpdate.pd := s2_pd
158f06ca0bfSLingrui98  // stage3CfiUpdate.rasSp := s2_ftqRead.rasSp
159f06ca0bfSLingrui98  // stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop
160f06ca0bfSLingrui98  // stage3CfiUpdate.predHist := s2_ftqRead.predHist
161f06ca0bfSLingrui98  // stage3CfiUpdate.specCnt := s2_ftqRead.specCnt
162ca93d428SLingrui98  // stage3CfiUpdate.hist := s2_hist
163cde9280dSLinJiawei  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
164ca93d428SLingrui98  // stage3CfiUpdate.br_hit := s2_sawNotTakenBranch
165dfde261eSljw  stage3CfiUpdate.target := s2_target
166faf3cfa9SLinJiawei  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
167faf3cfa9SLinJiawei  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
168884dbb3bSLinJiawei}
169884dbb3bSLinJiawei
1702225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule
171f06ca0bfSLingrui98  with HasCircularQueuePtrHelper {
1728921b337SYinan Xu  val io = IO(new Bundle {
1735cbe3dbdSLingrui98    val frontend = Flipped(new FrontendToCtrlIO)
174acd4a4e3SYinan Xu    val enqIQ = Vec(exuParameters.CriticalExuCnt, DecoupledIO(new MicroOp))
17568f95118SYinan Xu    // from int block
17668f95118SYinan Xu    val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput)))
17768f95118SYinan Xu    val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput)))
17868f95118SYinan Xu    val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput)))
17968f95118SYinan Xu    val memoryViolation = Flipped(ValidIO(new Redirect))
18068f95118SYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
18168f95118SYinan Xu    val jumpPc = Output(UInt(VAddrBits.W))
18268f95118SYinan Xu    val jalr_target = Output(UInt(VAddrBits.W))
1831c2588aaSYinan Xu    val roqio = new Bundle {
1841c2588aaSYinan Xu      // to int block
1851c2588aaSYinan Xu      val toCSR = new RoqCSRIO
1863a474d38SYinan Xu      val exception = ValidIO(new ExceptionInfo)
1871c2588aaSYinan Xu      // to mem block
18810aac6e7SWilliam Wang      val lsq = new RoqLsqIO
1891c2588aaSYinan Xu    }
1902b8b2e7aSWilliam Wang    val csrCtrl = Input(new CustomCSRCtrlIO)
191edd6ddbcSwakafa    val perfInfo = Output(new Bundle{
192edd6ddbcSwakafa      val ctrlInfo = new Bundle {
193edd6ddbcSwakafa        val roqFull   = Input(Bool())
194edd6ddbcSwakafa        val intdqFull = Input(Bool())
195edd6ddbcSwakafa        val fpdqFull  = Input(Bool())
196edd6ddbcSwakafa        val lsdqFull  = Input(Bool())
197edd6ddbcSwakafa      }
198edd6ddbcSwakafa    })
1993a6496e9SYinan Xu    val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput)))
20068f95118SYinan Xu    // redirect out
20168f95118SYinan Xu    val redirect = ValidIO(new Redirect)
20268f95118SYinan Xu    val flush = Output(Bool())
20368f95118SYinan Xu    val readIntRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
20468f95118SYinan Xu    val readFpRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
20568f95118SYinan Xu    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
20668f95118SYinan Xu    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
2078921b337SYinan Xu  })
2088921b337SYinan Xu
2098921b337SYinan Xu  val decode = Module(new DecodeStage)
2108921b337SYinan Xu  val rename = Module(new Rename)
211694b0180SLinJiawei  val dispatch = Module(new Dispatch)
2123fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
2133fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
214884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
2158921b337SYinan Xu
216884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
217694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
2188921b337SYinan Xu
219f06ca0bfSLingrui98  val stage2Redirect = redirectGen.io.stage2Redirect
220f06ca0bfSLingrui98  val stage3Redirect = redirectGen.io.stage3Redirect
2212d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
222bbd262adSLinJiawei  val flushReg = RegNext(flush)
223faf3cfa9SLinJiawei
22468f95118SYinan Xu  val exuRedirect = io.exuRedirect.map(x => {
225dfde261eSljw    val valid = x.valid && x.bits.redirectValid
226f06ca0bfSLingrui98    val killedByOlder = x.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg)
227dfde261eSljw    val delayed = Wire(Valid(new ExuOutput))
228dfde261eSljw    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
229dfde261eSljw    delayed.bits := RegEnable(x.bits, x.valid)
230dfde261eSljw    delayed
231faf3cfa9SLinJiawei  })
232c1b37c81Sljw  val loadReplay = Wire(Valid(new Redirect))
23368f95118SYinan Xu  loadReplay.valid := RegNext(io.memoryViolation.valid &&
2345cbe3dbdSLingrui98    !io.memoryViolation.bits.roqIdx.needFlush(stage2Redirect, flushReg),
235c1b37c81Sljw    init = false.B
236c1b37c81Sljw  )
23768f95118SYinan Xu  loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid)
238f06ca0bfSLingrui98  io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead
239f06ca0bfSLingrui98  io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead
240dfde261eSljw  redirectGen.io.exuMispredict <> exuRedirect
241c1b37c81Sljw  redirectGen.io.loadReplay <> loadReplay
242bbd262adSLinJiawei  redirectGen.io.flush := flushReg
2438921b337SYinan Xu
244884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
245e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk
246e0d9a9f0SLingrui98    io.frontend.toFtq.roq_commits(i).bits := roq.io.commits.info(i)
247884dbb3bSLinJiawei  }
248f06ca0bfSLingrui98  io.frontend.toFtq.stage2Redirect <> stage2Redirect
249f06ca0bfSLingrui98  io.frontend.toFtq.roqFlush <> RegNext(roq.io.flushOut)
250884dbb3bSLinJiawei
251f06ca0bfSLingrui98  val roqPcRead = io.frontend.fromFtq.getRoqFlushPcRead
252f06ca0bfSLingrui98  val flushPC = roqPcRead(roq.io.flushOut.bits.ftqIdx, roq.io.flushOut.bits.ftqOffset)
253884dbb3bSLinJiawei
2549ed972adSLinJiawei  val flushRedirect = Wire(Valid(new Redirect))
255bbd262adSLinJiawei  flushRedirect.valid := flushReg
2569ed972adSLinJiawei  flushRedirect.bits := DontCare
2579ed972adSLinJiawei  flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush)
2589ed972adSLinJiawei  flushRedirect.bits.interrupt := true.B
259ac5a5d53SLinJiawei  flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid,
260ac5a5d53SLinJiawei    io.roqio.toCSR.trapTarget,
261ac5a5d53SLinJiawei    flushPC + 4.U // flush pipe
2629ed972adSLinJiawei  )
263c1b37c81Sljw  val flushRedirectReg = Wire(Valid(new Redirect))
264c1b37c81Sljw  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
265c1b37c81Sljw  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
2669ed972adSLinJiawei
2673d3c4d0eSLingrui98  io.frontend.toFtq.stage3Redirect := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect)
26866bcc42fSYinan Xu
2698921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
2702b8b2e7aSWilliam Wang  // currently, we only update wait table when isReplay
271de169c67SWilliam Wang  decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate)
272de169c67SWilliam Wang  decode.io.memPredUpdate(1) := DontCare
273de169c67SWilliam Wang  decode.io.memPredUpdate(1).valid := false.B
274de169c67SWilliam Wang  // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate
2752b8b2e7aSWilliam Wang  decode.io.csrCtrl := RegNext(io.csrCtrl)
2762b8b2e7aSWilliam Wang
2778921b337SYinan Xu
278884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
279f06ca0bfSLingrui98  val jumpPcRead = io.frontend.fromFtq.getJumpPcRead
28068f95118SYinan Xu  io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
281f06ca0bfSLingrui98  val jumpTargetRead = io.frontend.fromFtq.target_read
28268f95118SYinan Xu  io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset)
2830412e00dSLinJiawei
284b424051cSYinan Xu  // pipeline between decode and dispatch
285b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
286884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
2873d3c4d0eSLingrui98      flushReg || io.frontend.toFtq.stage3Redirect.valid)
288b424051cSYinan Xu  }
2898921b337SYinan Xu
290f06ca0bfSLingrui98  rename.io.redirect <> stage2Redirect
291bbd262adSLinJiawei  rename.io.flush := flushReg
2928921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
2938921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
29499b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
295049559e7SYinan Xu  rename.io.dispatchInfo <> dispatch.io.preDpInfo
296aac4464eSYinan Xu  rename.io.csrCtrl <> RegNext(io.csrCtrl)
2978921b337SYinan Xu
298f06ca0bfSLingrui98  dispatch.io.redirect <> stage2Redirect
299bbd262adSLinJiawei  dispatch.io.flush := flushReg
30021b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
30168f95118SYinan Xu  dispatch.io.enqLsq <> io.enqLsq
3023fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
3033fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
3041c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
3053fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
3063fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
3073fae98acSYinan Xu  }
30868f95118SYinan Xu  dispatch.io.enqIQCtrl := DontCare
309acd4a4e3SYinan Xu  io.enqIQ <> dispatch.io.enqIQCtrl
310de169c67SWilliam Wang  dispatch.io.csrCtrl <> io.csrCtrl
31168f95118SYinan Xu  dispatch.io.storeIssue <> io.stIn
31268f95118SYinan Xu  dispatch.io.readIntRf <> io.readIntRf
31368f95118SYinan Xu  dispatch.io.readFpRf <> io.readFpRf
3140412e00dSLinJiawei
315bbd262adSLinJiawei  fpBusyTable.io.flush := flushReg
316bbd262adSLinJiawei  intBusyTable.io.flush := flushReg
3173a6496e9SYinan Xu  for((wb, setPhyRegRdy) <- io.writeback.take(NRIntWritePorts).zip(intBusyTable.io.wbPregs)){
3181e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
3193fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3203fae98acSYinan Xu  }
3213a6496e9SYinan Xu  for((wb, setPhyRegRdy) <- io.writeback.drop(NRIntWritePorts).zip(fpBusyTable.io.wbPregs)){
3223fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
3233fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3243fae98acSYinan Xu  }
3258af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
3268af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
3273fae98acSYinan Xu
328f06ca0bfSLingrui98  roq.io.redirect <> stage2Redirect
32968f95118SYinan Xu  val exeWbResults = VecInit(io.writeback ++ io.stOut)
330c1b37c81Sljw  for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) {
331f06ca0bfSLingrui98    roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg))
332c1b37c81Sljw    roq_wb.bits := RegNext(wb.bits)
333c1b37c81Sljw  }
3340412e00dSLinJiawei
33568f95118SYinan Xu  // TODO: is 'backendRedirect' necesscary?
3365cbe3dbdSLingrui98  io.redirect <> stage2Redirect
33768f95118SYinan Xu  io.flush <> flushReg
33868f95118SYinan Xu  io.debug_int_rat <> rename.io.debug_int_rat
33968f95118SYinan Xu  io.debug_fp_rat <> rename.io.debug_fp_rat
3400412e00dSLinJiawei
34168f95118SYinan Xu//  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
34268f95118SYinan Xu//  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
3439916fbd7SYikeZhou
3441c2588aaSYinan Xu  // roq to int block
3451c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
346edd6ddbcSwakafa  io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr)
3472d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
3489ed972adSLinJiawei  io.roqio.exception.bits.uop.cf.pc := flushPC
3491c2588aaSYinan Xu  // roq to mem block
35010aac6e7SWilliam Wang  io.roqio.lsq <> roq.io.lsq
351edd6ddbcSwakafa
352edd6ddbcSwakafa  io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull)
353edd6ddbcSwakafa  io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull)
354edd6ddbcSwakafa  io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull)
355edd6ddbcSwakafa  io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull)
3568921b337SYinan Xu}
357