1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 2221732575SYinan Xuimport utils._ 238921b337SYinan Xuimport xiangshan._ 24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 252b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 267fa2c198SYinan Xuimport xiangshan.backend.rename.{Rename, RenameTableWrapper} 272b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 28cd365d4cSrvcoresjwimport xiangshan.backend.fu.{PFEvent} 292b4e8253SYinan Xuimport xiangshan.frontend.{FtqPtr, FtqRead} 30780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 3120edb3f7SWilliam Wangimport difftest._ 328921b337SYinan Xu 33f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 349aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 35f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 365e63d5cbSLingrui98 val stage3Redirect = ValidIO(new Redirect) 37f4b2089aSYinan Xu val robFlush = ValidIO(new Redirect) 38f06ca0bfSLingrui98} 39f06ca0bfSLingrui98 402225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 41f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 42dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 43884dbb3bSLinJiawei val io = IO(new Bundle() { 44*5668a921SJiawei Lin val hartId = Input(UInt(8.W)) 45dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 466c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 479ed972adSLinJiawei val flush = Input(Bool()) 48e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 49884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 50faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 51de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 52e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 53884dbb3bSLinJiawei }) 54884dbb3bSLinJiawei /* 55884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 56884dbb3bSLinJiawei | | | | | | | 57faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5836d7aed5SLinJiawei | | 5936d7aed5SLinJiawei | | 6036d7aed5SLinJiawei | | Stage2 61884dbb3bSLinJiawei | | 62884dbb3bSLinJiawei redirect (flush backend) | 63884dbb3bSLinJiawei | | 64884dbb3bSLinJiawei === reg === | ======== 65884dbb3bSLinJiawei | | 66884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 67884dbb3bSLinJiawei | 68884dbb3bSLinJiawei redirect (send to frontend) 69884dbb3bSLinJiawei */ 70dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 71dfde261eSljw val redirect = new Redirect 72dfde261eSljw val valid = Bool() 73dfde261eSljw val idx = UInt(log2Up(n).W) 74dfde261eSljw } 75435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 769aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 77435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 78435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 79435a337cSYinan Xu else if (j == i) xs(i).valid 80435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 81435a337cSYinan Xu )).andR)) 82435a337cSYinan Xu resultOnehot 83dfde261eSljw } 84faf3cfa9SLinJiawei 85f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 86f06ca0bfSLingrui98 val stage1FtqReadPcs = 87de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 88f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 89f06ca0bfSLingrui98 } 90f7f707b0SLinJiawei 91dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 92dfde261eSljw val redirect = Wire(Valid(new Redirect)) 93dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 94dfde261eSljw redirect.bits := exuOut.bits.redirect 95dfde261eSljw redirect 96dfde261eSljw } 97dfde261eSljw 98dfde261eSljw val jumpOut = io.exuMispredict.head 99435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 100435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 101f4b2089aSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect) || io.flush)) 102435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 103072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 104435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 105dfde261eSljw 1066060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 107435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 108435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 109435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 110435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 111435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 112faf3cfa9SLinJiawei 113faf3cfa9SLinJiawei // stage1 -> stage2 11427c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 115faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 116faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 117faf3cfa9SLinJiawei 118072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 119072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 120f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 121dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 122dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 123435a337cSYinan Xu val target = Mux(s1_isReplay, 124c88c3a2aSYinan Xu real_pc, // replay from itself 125dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 126dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1276060732cSLinJiawei snpc 128faf3cfa9SLinJiawei ) 129faf3cfa9SLinJiawei ) 1302b8b2e7aSWilliam Wang 131de169c67SWilliam Wang // get pc from ftq 132de169c67SWilliam Wang // valid only if redirect is caused by load violation 133de169c67SWilliam Wang // store_pc is used to update store set 134f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1352b8b2e7aSWilliam Wang 136de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 137de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 138de169c67SWilliam Wang // update wait table 139de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 140de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 141de169c67SWilliam Wang // update store set 142de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 143de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 144de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 145de169c67SWilliam Wang 146dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 147dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 148f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 149dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 150dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 151dfde261eSljw 152faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 153faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 154faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 155f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 156faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 157cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 158dfde261eSljw stage3CfiUpdate.target := s2_target 159faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 160faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 16120edb3f7SWilliam Wang 16220edb3f7SWilliam Wang // recover runahead checkpoint if redirect 16320edb3f7SWilliam Wang if (!env.FPGAPlatform) { 16420edb3f7SWilliam Wang val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 16520edb3f7SWilliam Wang runahead_redirect.io.clock := clock 166*5668a921SJiawei Lin runahead_redirect.io.coreid := io.hartId 16720edb3f7SWilliam Wang runahead_redirect.io.valid := io.stage3Redirect.valid 16820edb3f7SWilliam Wang runahead_redirect.io.pc := s2_pc // for debug only 16920edb3f7SWilliam Wang runahead_redirect.io.target_pc := s2_target // for debug only 17020edb3f7SWilliam Wang runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 17120edb3f7SWilliam Wang } 172884dbb3bSLinJiawei} 173884dbb3bSLinJiawei 1742225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 175f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1768921b337SYinan Xu val io = IO(new Bundle { 177*5668a921SJiawei Lin val hartId = Input(UInt(8.W)) 1785cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 1792b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 1802b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 18166220144SYinan Xu // from int block 18266220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 18366220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 18466220144SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 18566220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 18666220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 18766220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1889aca92b9SYinan Xu val robio = new Bundle { 1891c2588aaSYinan Xu // to int block 1909aca92b9SYinan Xu val toCSR = new RobCSRIO 1913a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1921c2588aaSYinan Xu // to mem block 1939aca92b9SYinan Xu val lsq = new RobLsqIO 1941c2588aaSYinan Xu } 1952b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 196edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 197edd6ddbcSwakafa val ctrlInfo = new Bundle { 1989aca92b9SYinan Xu val robFull = Input(Bool()) 199edd6ddbcSwakafa val intdqFull = Input(Bool()) 200edd6ddbcSwakafa val fpdqFull = Input(Bool()) 201edd6ddbcSwakafa val lsdqFull = Input(Bool()) 202edd6ddbcSwakafa } 203edd6ddbcSwakafa }) 204072158bfSYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 20566220144SYinan Xu // redirect out 20666220144SYinan Xu val redirect = ValidIO(new Redirect) 20766220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 20866220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2098921b337SYinan Xu }) 2108921b337SYinan Xu 2118921b337SYinan Xu val decode = Module(new DecodeStage) 2127fa2c198SYinan Xu val rat = Module(new RenameTableWrapper) 2138921b337SYinan Xu val rename = Module(new Rename) 214694b0180SLinJiawei val dispatch = Module(new Dispatch) 2152b4e8253SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int")) 2162b4e8253SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp")) 2172b4e8253SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls")) 218884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2198921b337SYinan Xu 2209aca92b9SYinan Xu val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 2219aca92b9SYinan Xu val rob = Module(new Rob(robWbSize)) 2228921b337SYinan Xu 223f4b2089aSYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 224f4b2089aSYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 225f4b2089aSYinan Xu 226f4b2089aSYinan Xu val flushRedirect = Wire(Valid(new Redirect)) 227f4b2089aSYinan Xu flushRedirect.valid := RegNext(rob.io.flushOut.valid) 228f4b2089aSYinan Xu flushRedirect.bits := RegEnable(rob.io.flushOut.bits, rob.io.flushOut.valid) 229f4b2089aSYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 230f4b2089aSYinan Xu io.robio.toCSR.trapTarget, 231f4b2089aSYinan Xu Mux(flushRedirect.bits.flushItself(), 232f4b2089aSYinan Xu flushPC, // replay inst 233f4b2089aSYinan Xu flushPC + 4.U // flush pipe 234f4b2089aSYinan Xu ) 235f4b2089aSYinan Xu ) 236f4b2089aSYinan Xu 237f4b2089aSYinan Xu val flushRedirectReg = Wire(Valid(new Redirect)) 238f4b2089aSYinan Xu flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 239f4b2089aSYinan Xu flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 240f4b2089aSYinan Xu 241f4b2089aSYinan Xu val stage2Redirect = Mux(flushRedirect.valid, flushRedirect, redirectGen.io.stage2Redirect) 242f4b2089aSYinan Xu val stage3Redirect = Mux(flushRedirectReg.valid, flushRedirectReg, redirectGen.io.stage3Redirect) 243faf3cfa9SLinJiawei 24466220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 245dfde261eSljw val valid = x.valid && x.bits.redirectValid 246f4b2089aSYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect) 247dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 248dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 249dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 250dfde261eSljw delayed 251faf3cfa9SLinJiawei }) 252c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 25366220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 254f4b2089aSYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect), 255c1b37c81Sljw init = false.B 256c1b37c81Sljw ) 25766220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 258f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 259f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 260*5668a921SJiawei Lin redirectGen.io.hartId := io.hartId 261dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 262c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 263f4b2089aSYinan Xu redirectGen.io.flush := RegNext(rob.io.flushOut.valid) 2648921b337SYinan Xu 265884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2669aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk 2679aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i) 268884dbb3bSLinJiawei } 269f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 2709aca92b9SYinan Xu io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut) 271f4b2089aSYinan Xu io.frontend.toFtq.stage3Redirect := stage3Redirect 27266bcc42fSYinan Xu 2738921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2742b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 275de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 276de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 277de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 2782b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2792b8b2e7aSWilliam Wang 2807fa2c198SYinan Xu rat.io.robCommits := rob.io.commits 2817fa2c198SYinan Xu for ((r, i) <- rat.io.intReadPorts.zipWithIndex) { 2827fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(2) :+ decode.io.out(i).bits.ctrl.ldest 2837fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2847fa2c198SYinan Xu rename.io.intReadPorts(i) := r.map(_.data) 2857fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2867fa2c198SYinan Xu } 2877fa2c198SYinan Xu rat.io.intRenamePorts := rename.io.intRenamePorts 2887fa2c198SYinan Xu for ((r, i) <- rat.io.fpReadPorts.zipWithIndex) { 2897fa2c198SYinan Xu val raddr = decode.io.out(i).bits.ctrl.lsrc.take(3) :+ decode.io.out(i).bits.ctrl.ldest 2907fa2c198SYinan Xu r.map(_.addr).zip(raddr).foreach(x => x._1 := x._2) 2917fa2c198SYinan Xu rename.io.fpReadPorts(i) := r.map(_.data) 2927fa2c198SYinan Xu r.foreach(_.hold := !rename.io.in(i).ready) 2937fa2c198SYinan Xu } 2947fa2c198SYinan Xu rat.io.fpRenamePorts := rename.io.fpRenamePorts 2957fa2c198SYinan Xu rat.io.debug_int_rat <> io.debug_int_rat 2967fa2c198SYinan Xu rat.io.debug_fp_rat <> io.debug_fp_rat 2970412e00dSLinJiawei 2982b4e8253SYinan Xu // pipeline between decode and rename 299b424051cSYinan Xu for (i <- 0 until RenameWidth) { 300884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 301f4b2089aSYinan Xu stage2Redirect.valid || stage3Redirect.valid) 302b424051cSYinan Xu } 3038921b337SYinan Xu 304f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 3059aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 3068921b337SYinan Xu 3072b4e8253SYinan Xu // pipeline between rename and dispatch 3082b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 309f4b2089aSYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), stage2Redirect.valid) 3102b4e8253SYinan Xu } 3112b4e8253SYinan Xu 312*5668a921SJiawei Lin dispatch.io.hartId := io.hartId 313f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3149aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 3152b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 3162b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 3172b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 3182b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 319de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 32066220144SYinan Xu dispatch.io.storeIssue <> io.stIn 3212b4e8253SYinan Xu dispatch.io.singleStep := false.B 3220412e00dSLinJiawei 3232b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 3242b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 3252b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 3262b4e8253SYinan Xu 3272b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3283fae98acSYinan Xu 329f973ab00SYinan Xu val pingpong = RegInit(false.B) 330f973ab00SYinan Xu pingpong := !pingpong 331f973ab00SYinan Xu val jumpInst = Mux(pingpong && (exuParameters.AluCnt > 2).B, io.dispatch(2).bits, io.dispatch(0).bits) 3327fa2c198SYinan Xu val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 3337fa2c198SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3347fa2c198SYinan Xu val jumpTargetRead = io.frontend.fromFtq.target_read 3357fa2c198SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 3367fa2c198SYinan Xu 337*5668a921SJiawei Lin rob.io.hartId := io.hartId 3389aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 33966220144SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 340ebb8ebf8SYinan Xu val timer = GTimer() 3419aca92b9SYinan Xu for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) { 342f4b2089aSYinan Xu rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect)) 3439aca92b9SYinan Xu rob_wb.bits := RegNext(wb.bits) 3449aca92b9SYinan Xu rob_wb.bits.uop.debugInfo.writebackTime := timer 345c1b37c81Sljw } 3460412e00dSLinJiawei 3475cbe3dbdSLingrui98 io.redirect <> stage2Redirect 3480412e00dSLinJiawei 3499aca92b9SYinan Xu // rob to int block 3509aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 3519aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 3529aca92b9SYinan Xu io.robio.exception := rob.io.exception 3539aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 3542b4e8253SYinan Xu 3559aca92b9SYinan Xu // rob to mem block 3569aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 357edd6ddbcSwakafa 3589aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 3592b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 3602b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 3612b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 362cd365d4cSrvcoresjw 363cd365d4cSrvcoresjw val pfevent = Module(new PFEvent) 364cd365d4cSrvcoresjw val csrevents = pfevent.io.hpmevent.slice(8,16) 365cd365d4cSrvcoresjw val perfinfo = IO(new Bundle(){ 366cd365d4cSrvcoresjw val perfEvents = Output(new PerfEventsBundle(csrevents.length)) 367cd365d4cSrvcoresjw val perfEventsRs = Input(new PerfEventsBundle(NumRs)) 368cd365d4cSrvcoresjw val perfEventsEu0 = Input(new PerfEventsBundle(10)) 369cd365d4cSrvcoresjw val perfEventsEu1 = Input(new PerfEventsBundle(10)) 370cd365d4cSrvcoresjw }) 371cd365d4cSrvcoresjw 372cd365d4cSrvcoresjw if(print_perfcounter){ 373cd365d4cSrvcoresjw val decode_perf = decode.perfEvents.map(_._1).zip(decode.perfinfo.perfEvents.perf_events) 374cd365d4cSrvcoresjw val rename_perf = rename.perfEvents.map(_._1).zip(rename.perfinfo.perfEvents.perf_events) 375cd365d4cSrvcoresjw val dispat_perf = dispatch.perfEvents.map(_._1).zip(dispatch.perfinfo.perfEvents.perf_events) 376cd365d4cSrvcoresjw val intdq_perf = intDq.perfEvents.map(_._1).zip(intDq.perfinfo.perfEvents.perf_events) 377cd365d4cSrvcoresjw val fpdq_perf = fpDq.perfEvents.map(_._1).zip(fpDq.perfinfo.perfEvents.perf_events) 378cd365d4cSrvcoresjw val lsdq_perf = lsDq.perfEvents.map(_._1).zip(lsDq.perfinfo.perfEvents.perf_events) 379cd365d4cSrvcoresjw val rob_perf = rob.perfEvents.map(_._1).zip(rob.perfinfo.perfEvents.perf_events) 380cd365d4cSrvcoresjw val perfEvents = decode_perf ++ rename_perf ++ dispat_perf ++ intdq_perf ++ fpdq_perf ++ lsdq_perf ++ rob_perf 381cd365d4cSrvcoresjw 382cd365d4cSrvcoresjw for (((perf_name,perf),i) <- perfEvents.zipWithIndex) { 383cd365d4cSrvcoresjw println(s"ctrl perf $i: $perf_name") 384cd365d4cSrvcoresjw } 385cd365d4cSrvcoresjw } 386cd365d4cSrvcoresjw 387cd365d4cSrvcoresjw val hpmEvents = decode.perfinfo.perfEvents.perf_events ++ rename.perfinfo.perfEvents.perf_events ++ 388cd365d4cSrvcoresjw dispatch.perfinfo.perfEvents.perf_events ++ 389cd365d4cSrvcoresjw intDq.perfinfo.perfEvents.perf_events ++ fpDq.perfinfo.perfEvents.perf_events ++ 390cd365d4cSrvcoresjw lsDq.perfinfo.perfEvents.perf_events ++ rob.perfinfo.perfEvents.perf_events ++ 391cd365d4cSrvcoresjw perfinfo.perfEventsEu0.perf_events ++ perfinfo.perfEventsEu1.perf_events ++ 392cd365d4cSrvcoresjw perfinfo.perfEventsRs.perf_events 393cd365d4cSrvcoresjw 394cd365d4cSrvcoresjw val perf_length = hpmEvents.length 395cd365d4cSrvcoresjw val hpm_ctrl = Module(new HPerfmonitor(perf_length,csrevents.length)) 396cd365d4cSrvcoresjw hpm_ctrl.io.hpm_event := csrevents 397cd365d4cSrvcoresjw hpm_ctrl.io.events_sets.perf_events := hpmEvents 398cd365d4cSrvcoresjw perfinfo.perfEvents := RegNext(hpm_ctrl.io.events_selected) 399cd365d4cSrvcoresjw pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 4008921b337SYinan Xu} 401