124519898SXuan Hu/*************************************************************************************** 224519898SXuan Hu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 324519898SXuan Hu* Copyright (c) 2020-2021 Peng Cheng Laboratory 424519898SXuan Hu* 524519898SXuan Hu* XiangShan is licensed under Mulan PSL v2. 624519898SXuan Hu* You can use this software according to the terms and conditions of the Mulan PSL v2. 724519898SXuan Hu* You may obtain a copy of Mulan PSL v2 at: 824519898SXuan Hu* http://license.coscl.org.cn/MulanPSL2 924519898SXuan Hu* 1024519898SXuan Hu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1124519898SXuan Hu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1224519898SXuan Hu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1324519898SXuan Hu* 1424519898SXuan Hu* See the Mulan PSL v2 for more details. 1524519898SXuan Hu***************************************************************************************/ 1624519898SXuan Hu 1724519898SXuan Hupackage xiangshan.backend 1824519898SXuan Hu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2024519898SXuan Huimport chisel3._ 2124519898SXuan Huimport chisel3.util._ 2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2324519898SXuan Huimport utility._ 2424519898SXuan Huimport utils._ 2524519898SXuan Huimport xiangshan.ExceptionNO._ 2624519898SXuan Huimport xiangshan._ 2792c61038SXuan Huimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, StaticInst, TrapInstInfo} 282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator} 2924519898SXuan Huimport xiangshan.backend.datapath.DataConfig.VAddrData 3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder} 3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue} 3224519898SXuan Huimport xiangshan.backend.fu.PFEvent 335110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl} 3415ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode 35870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator} 3683ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 376ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 386ce10964SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO} 3915ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler} 40*4907ec88Schengguanghuiimport xiangshan.backend.trace._ 4124519898SXuan Hu 4224519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 4324519898SXuan Hu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 4424519898SXuan Hu val redirect = Valid(new Redirect) 459342624fSGao-Zeyu val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr)) 469342624fSGao-Zeyu val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W)) 4724519898SXuan Hu} 4824519898SXuan Hu 4924519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule { 501ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 511ca4a39dSXuan Hu 5224519898SXuan Hu val rob = LazyModule(new Rob(params)) 5324519898SXuan Hu 5424519898SXuan Hu lazy val module = new CtrlBlockImp(this)(p, params) 5524519898SXuan Hu 566f483f86SXuan Hu val gpaMem = LazyModule(new GPAMem()) 5724519898SXuan Hu} 5824519898SXuan Hu 5924519898SXuan Huclass CtrlBlockImp( 6024519898SXuan Hu override val wrapper: CtrlBlock 6124519898SXuan Hu)(implicit 6224519898SXuan Hu p: Parameters, 6324519898SXuan Hu params: BackendParams 6424519898SXuan Hu) extends LazyModuleImp(wrapper) 6524519898SXuan Hu with HasXSParameter 6624519898SXuan Hu with HasCircularQueuePtrHelper 6724519898SXuan Hu with HasPerfEvents 6885a8d7caSZehao Liu with HasCriticalErrors 6924519898SXuan Hu{ 7024519898SXuan Hu val pcMemRdIndexes = new NamedIndexes(Seq( 7124519898SXuan Hu "redirect" -> 1, 7224519898SXuan Hu "memPred" -> 1, 7324519898SXuan Hu "robFlush" -> 1, 7424519898SXuan Hu "load" -> params.LduCnt, 75b133b458SXuan Hu "hybrid" -> params.HyuCnt, 76*4907ec88Schengguanghui "store" -> (if(EnableStorePrefetchSMS) params.StaCnt else 0), 77*4907ec88Schengguanghui "trace" -> TraceGroupNum 7824519898SXuan Hu )) 7924519898SXuan Hu 8024519898SXuan Hu private val numPcMemReadForExu = params.numPcReadPort 8124519898SXuan Hu private val numPcMemRead = pcMemRdIndexes.maxIdx 8224519898SXuan Hu 8329dbac5aSsinsanction // now pcMem read for exu is moved to PcTargetMem (OG0) 8424519898SXuan Hu println(s"pcMem read num: $numPcMemRead") 8524519898SXuan Hu println(s"pcMem read num for exu: $numPcMemReadForExu") 8624519898SXuan Hu 8724519898SXuan Hu val io = IO(new CtrlBlockIO()) 8824519898SXuan Hu 896f483f86SXuan Hu val gpaMem = wrapper.gpaMem.module 9024519898SXuan Hu val decode = Module(new DecodeStage) 9124519898SXuan Hu val fusionDecoder = Module(new FusionDecoder) 9224519898SXuan Hu val rat = Module(new RenameTableWrapper) 9324519898SXuan Hu val rename = Module(new Rename) 9424519898SXuan Hu val dispatch = Module(new Dispatch) 95c1e19666Sxiaofeibao-xjtu val intDq0 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 0)) 96c1e19666Sxiaofeibao-xjtu val intDq1 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 1)) 9760f0c5aeSxiaofeibao val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.VecDqDeqWidth)) 9860f0c5aeSxiaofeibao val vecDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.VecDqDeqWidth)) 9924519898SXuan Hu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 10024519898SXuan Hu val redirectGen = Module(new RedirectGenerator) 1019477429fSsinceforYy private def hasRen: Boolean = true 1029477429fSsinceforYy private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen)) 10324519898SXuan Hu private val rob = wrapper.rob.module 10424519898SXuan Hu private val memCtrl = Module(new MemCtrl(params)) 10524519898SXuan Hu 10624519898SXuan Hu private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 10724519898SXuan Hu 10824519898SXuan Hu private val s0_robFlushRedirect = rob.io.flushOut 10924519898SXuan Hu private val s1_robFlushRedirect = Wire(Valid(new Redirect)) 1105f8b6c9eSsinceforYy s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B) 11124519898SXuan Hu s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid) 11224519898SXuan Hu 1139477429fSsinceforYy pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid 11424519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value 115b1e92023SsinceforYy private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid)) 11624519898SXuan Hu private val s3_redirectGen = redirectGen.io.stage2Redirect 11724519898SXuan Hu private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen) 11824519898SXuan Hu private val s2_s4_pendingRedirectValid = RegInit(false.B) 11924519898SXuan Hu when (s1_s3_redirect.valid) { 12024519898SXuan Hu s2_s4_pendingRedirectValid := true.B 1215f8b6c9eSsinceforYy }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) { 12224519898SXuan Hu s2_s4_pendingRedirectValid := false.B 12324519898SXuan Hu } 12424519898SXuan Hu 12524519898SXuan Hu // Redirect will be RegNext at ExuBlocks and IssueBlocks 12624519898SXuan Hu val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect) 12724519898SXuan Hu val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect) 12824519898SXuan Hu 12924519898SXuan Hu private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => { 13024519898SXuan Hu val valid = x.valid 13154c6d89dSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 13224519898SXuan Hu val delayed = Wire(Valid(new ExuOutput(x.bits.params))) 1335f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 13424519898SXuan Hu delayed.bits := RegEnable(x.bits, x.valid) 13596e858baSXuan Hu delayed.bits.debugInfo.writebackTime := GTimer() 13624519898SXuan Hu delayed 13783ba63b3SXuan Hu }).toSeq 138bd5909d0Sxiaofeibao-xjtu private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData)) 139bd5909d0Sxiaofeibao-xjtu delayedWriteBack.zipWithIndex.map{ case (x,i) => 140bd5909d0Sxiaofeibao-xjtu x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid) 141bd5909d0Sxiaofeibao-xjtu x.bits := delayedNotFlushedWriteBack(i).bits 142bd5909d0Sxiaofeibao-xjtu } 143571677c9Sxiaofeibao-xjtu val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool())) 144571677c9Sxiaofeibao-xjtu delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x => 145571677c9Sxiaofeibao-xjtu x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) || 1467e0f64b0SGuanghui Cheng (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B) 147571677c9Sxiaofeibao-xjtu } 14824519898SXuan Hu 14985f51ecaSxiaofeibao-xjtu val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu) 15047c01b71Sxiaofeibao-xjtu val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler]) 1515e7a1fcaSxiaofeibao val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler]) 15247c01b71Sxiaofeibao-xjtu val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler]) 153618b89e6Slewislzh val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress) 154618b89e6Slewislzh val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf) 155618b89e6Slewislzh val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf) 15647c01b71Sxiaofeibao-xjtu val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu) 15785f51ecaSxiaofeibao-xjtu private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => { 15885f51ecaSxiaofeibao-xjtu val valid = x.valid 15985f51ecaSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 16085f51ecaSxiaofeibao-xjtu val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W))) 1615f8b6c9eSsinceforYy delayed.valid := GatedValidRegNext(valid && !killedByOlder) 162618b89e6Slewislzh val isIntSche = intCanCompress.contains(x) 1635e7a1fcaSxiaofeibao val isFpSche = fpScheWbData.contains(x) 16447c01b71Sxiaofeibao-xjtu val isVfSche = vfScheWbData.contains(x) 16547c01b71Sxiaofeibao-xjtu val isMemVload = memVloadWbData.contains(x) 166618b89e6Slewislzh val isi2v = i2vWbData.contains(x) 167618b89e6Slewislzh val isf2v = f2vWbData.contains(x) 168618b89e6Slewislzh val canSameRobidxWbData = if(isVfSche) { 169618b89e6Slewislzh i2vWbData ++ f2vWbData ++ vfScheWbData 170618b89e6Slewislzh } else if(isi2v) { 171618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 172618b89e6Slewislzh } else if (isf2v) { 173618b89e6Slewislzh intCanCompress ++ fpScheWbData ++ vfScheWbData 174618b89e6Slewislzh } else if (isIntSche) { 175618b89e6Slewislzh intCanCompress ++ fpScheWbData 1765e7a1fcaSxiaofeibao } else if (isFpSche) { 177618b89e6Slewislzh intCanCompress ++ fpScheWbData 17847c01b71Sxiaofeibao-xjtu } else if (isMemVload) { 17947c01b71Sxiaofeibao-xjtu memVloadWbData 18047c01b71Sxiaofeibao-xjtu } else { 18147c01b71Sxiaofeibao-xjtu Seq(x) 18247c01b71Sxiaofeibao-xjtu } 18347c01b71Sxiaofeibao-xjtu val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => { 18485f51ecaSxiaofeibao-xjtu val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 18585f51ecaSxiaofeibao-xjtu (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder 18685f51ecaSxiaofeibao-xjtu }).toSeq) 18741dbbdfdSsinceforYy delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid) 18885f51ecaSxiaofeibao-xjtu delayed 18985f51ecaSxiaofeibao-xjtu }).toSeq 19085f51ecaSxiaofeibao-xjtu 19124519898SXuan Hu private val exuPredecode = VecInit( 19254c6d89dSxiaofeibao-xjtu io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq 19324519898SXuan Hu ) 19424519898SXuan Hu 19554c6d89dSxiaofeibao-xjtu private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => { 19624519898SXuan Hu val out = Wire(Valid(new Redirect())) 19754c6d89dSxiaofeibao-xjtu out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 19824519898SXuan Hu out.bits := x.bits.redirect.get.bits 199a63155a6SXuan Hu out.bits.debugIsCtrl := true.B 200a63155a6SXuan Hu out.bits.debugIsMemVio := false.B 20124519898SXuan Hu out 20283ba63b3SXuan Hu }).toSeq 20354c6d89dSxiaofeibao-xjtu private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects) 20454c6d89dSxiaofeibao-xjtu private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects) 20554c6d89dSxiaofeibao-xjtu private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode) 20624519898SXuan Hu 20724519898SXuan Hu private val memViolation = io.fromMem.violation 20824519898SXuan Hu val loadReplay = Wire(ValidIO(new Redirect)) 20954c6d89dSxiaofeibao-xjtu loadReplay.valid := GatedValidRegNext(memViolation.valid) 21024519898SXuan Hu loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid) 211a63155a6SXuan Hu loadReplay.bits.debugIsCtrl := false.B 212a63155a6SXuan Hu loadReplay.bits.debugIsMemVio := true.B 21324519898SXuan Hu 21454c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid 21554c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value 21654c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid 21754c6d89dSxiaofeibao-xjtu pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value 21854c6d89dSxiaofeibao-xjtu redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegEnable(memViolation.bits.stFtqOffset, memViolation.valid)) 21924519898SXuan Hu 22024519898SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) { 2218241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 22254c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memLdPcRead(i).valid 22324519898SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memLdPcRead(i).ptr.value 22454c6d89dSxiaofeibao-xjtu io.memLdPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memLdPcRead(i).offset, io.memLdPcRead(i).valid)) 22524519898SXuan Hu } 22624519898SXuan Hu 227b133b458SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) { 2288241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 22954c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid 230b133b458SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value 23154c6d89dSxiaofeibao-xjtu io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid)) 232b133b458SXuan Hu } 233b133b458SXuan Hu 2344b0d80d8SXuan Hu if (EnableStorePrefetchSMS) { 2354b0d80d8SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) { 23654c6d89dSxiaofeibao-xjtu pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid 2374b0d80d8SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value 23854c6d89dSxiaofeibao-xjtu io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid)) 2394b0d80d8SXuan Hu } 2404b0d80d8SXuan Hu } else { 24183ba63b3SXuan Hu io.memStPcRead.foreach(_.data := 0.U) 2424b0d80d8SXuan Hu } 2434b0d80d8SXuan Hu 244*4907ec88Schengguanghui /** 245*4907ec88Schengguanghui * trace begin 246*4907ec88Schengguanghui */ 247*4907ec88Schengguanghui val trace = Module(new Trace) 248*4907ec88Schengguanghui if(HasEncoder){ 249*4907ec88Schengguanghui trace.io.fromEncoder.stall := io.traceCoreInterface.fromEncoder.stall 250*4907ec88Schengguanghui trace.io.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable 251*4907ec88Schengguanghui } else if(!HasEncoder && TraceEnable) { 252*4907ec88Schengguanghui trace.io.fromEncoder.enable := true.B 253*4907ec88Schengguanghui trace.io.fromEncoder.stall := false.B 254*4907ec88Schengguanghui } else if(!HasEncoder && !TraceEnable) { 255*4907ec88Schengguanghui trace.io.fromEncoder.enable := false.B 256*4907ec88Schengguanghui trace.io.fromEncoder.stall := false.B 257*4907ec88Schengguanghui } 258*4907ec88Schengguanghui 259*4907ec88Schengguanghui trace.io.fromRob := rob.io.trace.traceCommitInfo 260*4907ec88Schengguanghui rob.io.trace.blockCommit := trace.io.blockRobCommit 261*4907ec88Schengguanghui 262*4907ec88Schengguanghui dontTouch(trace.io.toEncoder) 263*4907ec88Schengguanghui 264*4907ec88Schengguanghui for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) { 265*4907ec88Schengguanghui val traceValid = trace.toPcMem(i).valid 266*4907ec88Schengguanghui pcMem.io.ren.get(pcMemIdx) := traceValid 267*4907ec88Schengguanghui pcMem.io.raddr(pcMemIdx) := trace.toPcMem(i).bits.ftqIdx.get.value 268*4907ec88Schengguanghui trace.io.fromPcMem(i) := pcMem.io.rdata(pcMemIdx).getPc(RegEnable(trace.toPcMem(i).bits.ftqOffset.get, traceValid)) 269*4907ec88Schengguanghui } 270*4907ec88Schengguanghui 271*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.cause := trace.io.toEncoder.trap.cause.asUInt 272*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.tval := trace.io.toEncoder.trap.tval.asUInt 273*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.priv := trace.io.toEncoder.trap.priv.asUInt 274*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.iaddr := VecInit(trace.io.toEncoder.blocks.map(_.bits.iaddr.get)).asUInt 275*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.itype := VecInit(trace.io.toEncoder.blocks.map(_.bits.tracePipe.itype)).asUInt 276*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.iretire := VecInit(trace.io.toEncoder.blocks.map(_.bits.tracePipe.iretire)).asUInt 277*4907ec88Schengguanghui io.traceCoreInterface.toEncoder.ilastsize := VecInit(trace.io.toEncoder.blocks.map(_.bits.tracePipe.ilastsize)).asUInt 278*4907ec88Schengguanghui 279*4907ec88Schengguanghui /** 280*4907ec88Schengguanghui * trace end 281*4907ec88Schengguanghui */ 282*4907ec88Schengguanghui 283*4907ec88Schengguanghui 28424519898SXuan Hu redirectGen.io.hartId := io.fromTop.hartId 28554c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid) 28654c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid) 28754c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid) 28854c6d89dSxiaofeibao-xjtu redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid) 28924519898SXuan Hu redirectGen.io.loadReplay <> loadReplay 29054c6d89dSxiaofeibao-xjtu val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegEnable(memViolation.bits.ftqOffset, memViolation.valid)) 29154c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead 29254c6d89dSxiaofeibao-xjtu val load_pc_offset = Mux(loadReplay.bits.flushItself(), 0.U, Mux(loadReplay.bits.isRVC, 2.U, 4.U)) 29354c6d89dSxiaofeibao-xjtu val load_target = loadRedirectPcRead + load_pc_offset 29454c6d89dSxiaofeibao-xjtu redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target 29524519898SXuan Hu 29654c6d89dSxiaofeibao-xjtu redirectGen.io.robFlush := s1_robFlushRedirect 29724519898SXuan Hu 298ff7f931dSXuan Hu val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4) 2995f8b6c9eSsinceforYy val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead) 30024519898SXuan Hu val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ?? 30124519898SXuan Hu // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 30224519898SXuan Hu // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 30324519898SXuan Hu // Thus, we make all flush reasons to behave the same as exceptions for frontend. 30424519898SXuan Hu for (i <- 0 until CommitWidth) { 30524519898SXuan Hu // why flushOut: instructions with flushPipe are not commited to frontend 30624519898SXuan Hu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 30724519898SXuan Hu val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid 3085f8b6c9eSsinceforYy io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit) 30924519898SXuan Hu io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit) 31024519898SXuan Hu } 311ff7f931dSXuan Hu io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid 312ff7f931dSXuan Hu io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits) 313ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid 314ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid)) 3159342624fSGao-Zeyu 31654c6d89dSxiaofeibao-xjtu //jmp/brh, sel oldest first, only use one read port 31754c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 31854c6d89dSxiaofeibao-xjtu io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid) 3199342624fSGao-Zeyu //loadreplay 320ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 3219342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx 3229342624fSGao-Zeyu //exception 323ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead 3249342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx 32505cc2a4eSXuan Hu 32624519898SXuan Hu // Be careful here: 32724519898SXuan Hu // T0: rob.io.flushOut, s0_robFlushRedirect 32824519898SXuan Hu // T1: s1_robFlushRedirect, rob.io.exception.valid 32924519898SXuan Hu // T2: csr.redirect.valid 33024519898SXuan Hu // T3: csr.exception.valid 33124519898SXuan Hu // T4: csr.trapTarget 33224519898SXuan Hu // T5: ctrlBlock.trapTarget 33324519898SXuan Hu // T6: io.frontend.toFtq.stage2Redirect.valid 33424519898SXuan Hu val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(), 33524519898SXuan Hu s1_robFlushPc, // replay inst 336870f462dSXuan Hu s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe 33724519898SXuan Hu ), s1_robFlushRedirect.valid) 33824519898SXuan Hu private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4) 339dcdd1406SXuan Hu private val s5_trapTargetFromCsr = io.robio.csr.trapTarget 34024519898SXuan Hu 341c1b28b66STang Haojin val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc) 342c1b28b66STang Haojin val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B) 343c1b28b66STang Haojin val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B) 344c1b28b66STang Haojin val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B) 345ff7f931dSXuan Hu when (s6_flushFromRobValid) { 34624519898SXuan Hu io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 34774f21f21SsinceforYy io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead) 348c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead) 349c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead) 350c1b28b66STang Haojin io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead) 35124519898SXuan Hu } 35224519898SXuan Hu 3536f483f86SXuan Hu for (i <- 0 until DecodeWidth) { 3546f483f86SXuan Hu gpaMem.io.fromIFU := io.frontend.fromIfu 3556f483f86SXuan Hu gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid 3566f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr 3576f483f86SXuan Hu gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset 3586f483f86SXuan Hu } 3596f483f86SXuan Hu 36024519898SXuan Hu // vtype commit 36115ed99a7SXuan Hu decode.io.fromCSR := io.fromCSR.toDecode 362d275ad0eSZiyue Zhang decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType 363d275ad0eSZiyue Zhang decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType 364d275ad0eSZiyue Zhang decode.io.fromRob.commitVType := rob.io.toDecode.commitVType 365d275ad0eSZiyue Zhang decode.io.fromRob.walkVType := rob.io.toDecode.walkVType 36624519898SXuan Hu 367e25c13faSXuan Hu decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid 36824519898SXuan Hu 369d19fa3e9Sxiaofeibao-xjtu // add decode Buf for in.ready better timing 370d19fa3e9Sxiaofeibao-xjtu val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst)) 371d19fa3e9Sxiaofeibao-xjtu val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B))) 372d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontend = io.frontend.cfVec 373d19fa3e9Sxiaofeibao-xjtu val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready)) 374d19fa3e9Sxiaofeibao-xjtu val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 375d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready)) 376d19fa3e9Sxiaofeibao-xjtu val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U) 377d19fa3e9Sxiaofeibao-xjtu if (backendParams.debugEn) { 378d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufNotAccept) 379d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeBufAcceptNum) 380d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendNotAccept) 381d19fa3e9Sxiaofeibao-xjtu dontTouch(decodeFromFrontendAcceptNum) 382d19fa3e9Sxiaofeibao-xjtu } 383d19fa3e9Sxiaofeibao-xjtu val a = decodeBufNotAccept.drop(2) 384d19fa3e9Sxiaofeibao-xjtu for (i <- 0 until DecodeWidth) { 385d19fa3e9Sxiaofeibao-xjtu // decodeBufValid update 386d19fa3e9Sxiaofeibao-xjtu when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 387d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := false.B 388d19fa3e9Sxiaofeibao-xjtu }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 389d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum)) 390d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 391d19fa3e9Sxiaofeibao-xjtu decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid) 392d19fa3e9Sxiaofeibao-xjtu } 393d19fa3e9Sxiaofeibao-xjtu // decodeBufBits update 394d19fa3e9Sxiaofeibao-xjtu when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) { 395d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum) 396d19fa3e9Sxiaofeibao-xjtu }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) { 397d19fa3e9Sxiaofeibao-xjtu decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits) 398d19fa3e9Sxiaofeibao-xjtu } 399d19fa3e9Sxiaofeibao-xjtu } 400d19fa3e9Sxiaofeibao-xjtu val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst)) 401d19fa3e9Sxiaofeibao-xjtu decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits)) 402d19fa3e9Sxiaofeibao-xjtu decode.io.in.zipWithIndex.foreach { case (decodeIn, i) => 403d19fa3e9Sxiaofeibao-xjtu decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid) 404d19fa3e9Sxiaofeibao-xjtu decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect 405d19fa3e9Sxiaofeibao-xjtu decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i)) 40624519898SXuan Hu } 4078506cfc0Sxiaofeibao io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid 40824519898SXuan Hu decode.io.csrCtrl := RegNext(io.csrCtrl) 40924519898SXuan Hu decode.io.intRat <> rat.io.intReadPorts 41024519898SXuan Hu decode.io.fpRat <> rat.io.fpReadPorts 41124519898SXuan Hu decode.io.vecRat <> rat.io.vecReadPorts 412368cbcecSxiaofeibao decode.io.v0Rat <> rat.io.v0ReadPorts 413368cbcecSxiaofeibao decode.io.vlRat <> rat.io.vlReadPorts 41424519898SXuan Hu decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo 415870f462dSXuan Hu decode.io.stallReason.in <> io.frontend.stallReason 41624519898SXuan Hu 417fa7f2c26STang Haojin // snapshot check 418c4b56310SHaojin Tang class CFIRobIdx extends Bundle { 419c4b56310SHaojin Tang val robIdx = Vec(RenameWidth, new RobPtr) 420c4b56310SHaojin Tang val isCFI = Vec(RenameWidth, Bool()) 421c4b56310SHaojin Tang } 422c4b56310SHaojin Tang val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR 423c4b56310SHaojin Tang val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx))) 424c4b56310SHaojin Tang snpt.io.enq := genSnapshot 425c4b56310SHaojin Tang snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx) 426c4b56310SHaojin Tang snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot) 427fa7f2c26STang Haojin snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit && 428c4b56310SHaojin Tang Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR 429c4b56310SHaojin Tang snpt.io.redirect := s1_s3_redirect.valid 430c4b56310SHaojin Tang val flushVec = VecInit(snpt.io.snapshots.map { snapshot => 431c4b56310SHaojin Tang val notCFIMask = snapshot.isCFI.map(~_) 43237d77575SzhanglyGit val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value) 43337d77575SzhanglyGit val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _)) 43437d77575SzhanglyGit s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR 435c4b56310SHaojin Tang }) 436a6742963SHaojin Tang val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B)) 437c4b56310SHaojin Tang snpt.io.flushVec := flushVecNext 438fa7f2c26STang Haojin 439fa7f2c26STang Haojin val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx => 440780712aaSxiaofeibao-xjtu snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head || 441780712aaSxiaofeibao-xjtu !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head) 442c61abc0cSXuan Hu ).reduceTree(_ || _) 443c61abc0cSXuan Hu val snptSelect = MuxCase( 444c61abc0cSXuan Hu 0.U(log2Ceil(RenameSnapshotNum).W), 445fa7f2c26STang Haojin (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx => 446780712aaSxiaofeibao-xjtu (snpt.io.valids(idx) && (s1_s3_redirect.bits.robIdx > snpt.io.snapshots(idx).robIdx.head || 447780712aaSxiaofeibao-xjtu !s1_s3_redirect.bits.flushItself() && s1_s3_redirect.bits.robIdx === snpt.io.snapshots(idx).robIdx.head), idx) 448c61abc0cSXuan Hu ) 449c61abc0cSXuan Hu ) 450fa7f2c26STang Haojin 451fa7f2c26STang Haojin rob.io.snpt.snptEnq := DontCare 452fa7f2c26STang Haojin rob.io.snpt.snptDeq := snpt.io.deq 453fa7f2c26STang Haojin rob.io.snpt.useSnpt := useSnpt 454fa7f2c26STang Haojin rob.io.snpt.snptSelect := snptSelect 455c4b56310SHaojin Tang rob.io.snpt.flushVec := flushVecNext 456c4b56310SHaojin Tang rat.io.snpt.snptEnq := genSnapshot 457fa7f2c26STang Haojin rat.io.snpt.snptDeq := snpt.io.deq 458fa7f2c26STang Haojin rat.io.snpt.useSnpt := useSnpt 459fa7f2c26STang Haojin rat.io.snpt.snptSelect := snptSelect 460c4b56310SHaojin Tang rat.io.snpt.flushVec := flushVec 461fa7f2c26STang Haojin 46224519898SXuan Hu val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault)) 46324519898SXuan Hu // fusion decoder 46424519898SXuan Hu for (i <- 0 until DecodeWidth) { 46524519898SXuan Hu fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion) 46624519898SXuan Hu fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr 46724519898SXuan Hu if (i > 0) { 46824519898SXuan Hu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 46924519898SXuan Hu } 47024519898SXuan Hu } 47124519898SXuan Hu 47224519898SXuan Hu private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst))) 47324519898SXuan Hu for (i <- 0 until RenameWidth) { 474b9a37d2fSXuan Hu PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready, 47524519898SXuan Hu s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule")) 47624519898SXuan Hu 47724519898SXuan Hu decodePipeRename(i).ready := rename.io.in(i).ready 47824519898SXuan Hu rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) 47924519898SXuan Hu rename.io.in(i).bits := decodePipeRename(i).bits 48024519898SXuan Hu } 48124519898SXuan Hu 48224519898SXuan Hu for (i <- 0 until RenameWidth - 1) { 48324519898SXuan Hu fusionDecoder.io.dec(i) := decodePipeRename(i).bits 48424519898SXuan Hu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 48524519898SXuan Hu 48624519898SXuan Hu // update the first RenameWidth - 1 instructions 48724519898SXuan Hu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 48824519898SXuan Hu when (fusionDecoder.io.out(i).valid) { 48924519898SXuan Hu fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits) 49024519898SXuan Hu // TODO: remove this dirty code for ftq update 49124519898SXuan Hu val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value 49224519898SXuan Hu val ftqOffset0 = rename.io.in(i).bits.ftqOffset 49324519898SXuan Hu val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset 49424519898SXuan Hu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 49524519898SXuan Hu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 49624519898SXuan Hu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 49724519898SXuan Hu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 49824519898SXuan Hu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 49924519898SXuan Hu rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 50024519898SXuan Hu XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 50124519898SXuan Hu } 50224519898SXuan Hu 50324519898SXuan Hu } 50424519898SXuan Hu 50524519898SXuan Hu // memory dependency predict 50624519898SXuan Hu // when decode, send fold pc to mdp 5079477429fSsinceforYy private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool())) 50824519898SXuan Hu private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W))) 50924519898SXuan Hu for (i <- 0 until DecodeWidth) { 5109477429fSsinceforYy mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire) 51124519898SXuan Hu mdpFlodPcVec(i) := Mux( 51224519898SXuan Hu decode.io.out(i).fire, 51324519898SXuan Hu decode.io.in(i).bits.foldpc, 51424519898SXuan Hu rename.io.in(i).bits.foldpc 51524519898SXuan Hu ) 51624519898SXuan Hu } 51724519898SXuan Hu 51824519898SXuan Hu // currently, we only update mdp info when isReplay 51924519898SXuan Hu memCtrl.io.redirect := s1_s3_redirect 52024519898SXuan Hu memCtrl.io.csrCtrl := io.csrCtrl // RegNext in memCtrl 52124519898SXuan Hu memCtrl.io.stIn := io.fromMem.stIn // RegNext in memCtrl 52224519898SXuan Hu memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate // RegNext in memCtrl 5239477429fSsinceforYy memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld 52424519898SXuan Hu memCtrl.io.mdpFlodPcVec := mdpFlodPcVec 52524519898SXuan Hu memCtrl.io.dispatchLFSTio <> dispatch.io.lfst 52624519898SXuan Hu 52724519898SXuan Hu rat.io.redirect := s1_s3_redirect.valid 5286b102a39SHaojin Tang rat.io.rabCommits := rob.io.rabCommits 529cda1c534Sxiaofeibao-xjtu rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get) 53024519898SXuan Hu rat.io.intRenamePorts := rename.io.intRenamePorts 53124519898SXuan Hu rat.io.fpRenamePorts := rename.io.fpRenamePorts 53224519898SXuan Hu rat.io.vecRenamePorts := rename.io.vecRenamePorts 533368cbcecSxiaofeibao rat.io.v0RenamePorts := rename.io.v0RenamePorts 534368cbcecSxiaofeibao rat.io.vlRenamePorts := rename.io.vlRenamePorts 53524519898SXuan Hu 53624519898SXuan Hu rename.io.redirect := s1_s3_redirect 5376b102a39SHaojin Tang rename.io.rabCommits := rob.io.rabCommits 538a3fe955fSGuanghui Cheng rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 53924519898SXuan Hu rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) => 54024519898SXuan Hu RegEnable(waittable2rename, decodeOut.fire) 54124519898SXuan Hu } 54224519898SXuan Hu rename.io.ssit := memCtrl.io.ssit2Rename 54324519898SXuan Hu rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data)))) 54424519898SXuan Hu rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data)))) 54524519898SXuan Hu rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data)))) 546368cbcecSxiaofeibao rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data))) 547368cbcecSxiaofeibao rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data))) 548dcf3a679STang Haojin rename.io.int_need_free := rat.io.int_need_free 549dcf3a679STang Haojin rename.io.int_old_pdest := rat.io.int_old_pdest 550dcf3a679STang Haojin rename.io.fp_old_pdest := rat.io.fp_old_pdest 5513cf50307SZiyue Zhang rename.io.vec_old_pdest := rat.io.vec_old_pdest 552368cbcecSxiaofeibao rename.io.v0_old_pdest := rat.io.v0_old_pdest 553368cbcecSxiaofeibao rename.io.vl_old_pdest := rat.io.vl_old_pdest 554b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get) 555b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get) 556b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get) 557368cbcecSxiaofeibao rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get) 558368cbcecSxiaofeibao rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get) 559d2b20d1aSTang Haojin rename.io.stallReason.in <> decode.io.stallReason.out 560870f462dSXuan Hu rename.io.snpt.snptEnq := DontCare 561870f462dSXuan Hu rename.io.snpt.snptDeq := snpt.io.deq 562870f462dSXuan Hu rename.io.snpt.useSnpt := useSnpt 563870f462dSXuan Hu rename.io.snpt.snptSelect := snptSelect 564bb7e6e3aSxiaofeibao-xjtu rename.io.snptIsFull := snpt.io.valids.asUInt.andR 565c4b56310SHaojin Tang rename.io.snpt.flushVec := flushVecNext 566c4b56310SHaojin Tang rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr) 567c4b56310SHaojin Tang rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head 568870f462dSXuan Hu 569870f462dSXuan Hu val renameOut = Wire(chiselTypeOf(rename.io.out)) 570870f462dSXuan Hu renameOut <> rename.io.out 571ac78003fSzhanglyGit // pass all snapshot in the first element for correctness of blockBackward 572ac78003fSzhanglyGit renameOut.tail.foreach(_.bits.snapshot := false.B) 573ac78003fSzhanglyGit renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr), 574ac78003fSzhanglyGit false.B, 575ac78003fSzhanglyGit Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR 576ac78003fSzhanglyGit ) 577ac78003fSzhanglyGit 578ac78003fSzhanglyGit // pipeline between rename and dispatch 579f5c17053Sxiaofeibao-xjtu PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch") 58082674533Sxiaofeibao dispatch.io.intIQValidNumVec := io.intIQValidNumVec 58182674533Sxiaofeibao dispatch.io.fpIQValidNumVec := io.fpIQValidNumVec 582ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ0ValidDeq0Num := intDq0.io.validDeq0Num 583ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ0ValidDeq1Num := intDq0.io.validDeq1Num 584ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ1ValidDeq0Num := intDq1.io.validDeq0Num 585ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ1ValidDeq1Num := intDq1.io.validDeq1Num 586ff3fcdf1Sxiaofeibao-xjtu 58724519898SXuan Hu dispatch.io.hartId := io.fromTop.hartId 58824519898SXuan Hu dispatch.io.redirect := s1_s3_redirect 58924519898SXuan Hu dispatch.io.enqRob <> rob.io.enq 590d2b20d1aSTang Haojin dispatch.io.robHead := rob.io.debugRobHead 591d2b20d1aSTang Haojin dispatch.io.stallReason <> rename.io.stallReason.out 592d2b20d1aSTang Haojin dispatch.io.lqCanAccept := io.lqCanAccept 593d2b20d1aSTang Haojin dispatch.io.sqCanAccept := io.sqCanAccept 594d2b20d1aSTang Haojin dispatch.io.robHeadNotReady := rob.io.headNotReady 595d2b20d1aSTang Haojin dispatch.io.robFull := rob.io.robFull 5965f8b6c9eSsinceforYy dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep) 59724519898SXuan Hu 598ff3fcdf1Sxiaofeibao-xjtu intDq0.io.enq <> dispatch.io.toIntDq0 599ff3fcdf1Sxiaofeibao-xjtu intDq0.io.redirect <> s2_s4_redirect 600ff3fcdf1Sxiaofeibao-xjtu intDq1.io.enq <> dispatch.io.toIntDq1 601ff3fcdf1Sxiaofeibao-xjtu intDq1.io.redirect <> s2_s4_redirect 60224519898SXuan Hu 60324519898SXuan Hu fpDq.io.enq <> dispatch.io.toFpDq 60424519898SXuan Hu fpDq.io.redirect <> s2_s4_redirect 60524519898SXuan Hu 60660f0c5aeSxiaofeibao vecDq.io.enq <> dispatch.io.toVecDq 60760f0c5aeSxiaofeibao vecDq.io.redirect <> s2_s4_redirect 60860f0c5aeSxiaofeibao 60924519898SXuan Hu lsDq.io.enq <> dispatch.io.toLsDq 61024519898SXuan Hu lsDq.io.redirect <> s2_s4_redirect 61124519898SXuan Hu 612ff3fcdf1Sxiaofeibao-xjtu io.toIssueBlock.intUops <> (intDq0.io.deq :++ intDq1.io.deq) 61360f0c5aeSxiaofeibao io.toIssueBlock.fpUops <> fpDq.io.deq 61460f0c5aeSxiaofeibao io.toIssueBlock.vfUops <> vecDq.io.deq 61524519898SXuan Hu io.toIssueBlock.memUops <> lsDq.io.deq 61624519898SXuan Hu io.toIssueBlock.allocPregs <> dispatch.io.allocPregs 61724519898SXuan Hu io.toIssueBlock.flush <> s2_s4_redirect 61824519898SXuan Hu 6195f8b6c9eSsinceforYy pcMem.io.wen.head := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen) 620f533cba7SHuSipeng pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen) 6213827c997SsinceforYy pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen) 62224519898SXuan Hu 62324519898SXuan Hu io.toDataPath.flush := s2_s4_redirect 62424519898SXuan Hu io.toExuBlock.flush := s2_s4_redirect 62524519898SXuan Hu 62624519898SXuan Hu 62724519898SXuan Hu rob.io.hartId := io.fromTop.hartId 62824519898SXuan Hu rob.io.redirect := s1_s3_redirect 62924519898SXuan Hu rob.io.writeback := delayedNotFlushedWriteBack 630bd5909d0Sxiaofeibao-xjtu rob.io.exuWriteback := delayedWriteBack 63185f51ecaSxiaofeibao-xjtu rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums) 632571677c9Sxiaofeibao-xjtu rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush 6336f483f86SXuan Hu rob.io.readGPAMemData := gpaMem.io.exceptionReadData 634b9a37d2fSXuan Hu rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy 63524519898SXuan Hu 63624519898SXuan Hu io.redirect := s1_s3_redirect 63724519898SXuan Hu 63824519898SXuan Hu // rob to int block 63924519898SXuan Hu io.robio.csr <> rob.io.csr 64024519898SXuan Hu // When wfi is disabled, it will not block ROB commit. 64124519898SXuan Hu rob.io.csr.wfiEvent := io.robio.csr.wfiEvent 64224519898SXuan Hu rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 64324519898SXuan Hu 64424519898SXuan Hu io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5) 64524519898SXuan Hu 64624519898SXuan Hu io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 64724519898SXuan Hu io.robio.exception := rob.io.exception 64824519898SXuan Hu io.robio.exception.bits.pc := s1_robFlushPc 64924519898SXuan Hu 65024519898SXuan Hu // rob to mem block 65124519898SXuan Hu io.robio.lsq <> rob.io.lsq 65224519898SXuan Hu 65363d67ef3STang Haojin io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get) 65463d67ef3STang Haojin io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get) 65563d67ef3STang Haojin io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get) 65663d67ef3STang Haojin io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get) 65763d67ef3STang Haojin io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get) 65824519898SXuan Hu 65917b21f45SHaojin Tang rob.io.debug_ls := io.robio.debug_ls 66017b21f45SHaojin Tang rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue 66117b21f45SHaojin Tang rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 662a751b11aSchengguanghui rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState 6636ce10964SXuan Hu rob.io.debugEnqLsq := io.debugEnqLsq 6646ce10964SXuan Hu 66517b21f45SHaojin Tang io.robio.robDeqPtr := rob.io.robDeqPtr 6668744445eSMaxpicca-Li 6671bf9a598SAnzo io.robio.storeDebugInfo <> rob.io.storeDebugInfo 6681bf9a598SAnzo 6697e4f0b19SZiyue-Zhang // rob to backend 6707e4f0b19SZiyue-Zhang io.robio.commitVType := rob.io.toDecode.commitVType 6717e4f0b19SZiyue-Zhang // exu block to decode 672d8a50338SZiyue Zhang decode.io.vsetvlVType := io.toDecode.vsetvlVType 6735110577fSZiyue Zhang // backend to decode 6745110577fSZiyue Zhang decode.io.vstart := io.toDecode.vstart 6755110577fSZiyue Zhang // backend to rob 6765110577fSZiyue Zhang rob.io.vstartIsZero := io.toDecode.vstart === 0.U 6777e4f0b19SZiyue-Zhang 67892c61038SXuan Hu io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo 67992c61038SXuan Hu 680e43bb916SXuan Hu io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap 681e43bb916SXuan Hu io.toVecExcpMod.excpInfo := rob.io.toVecExcpMod.excpInfo 682e43bb916SXuan Hu // T : rat receive rabCommit 683e43bb916SXuan Hu // T+1: rat return oldPdest 684e43bb916SXuan Hu io.toVecExcpMod.ratOldPest match { 685e43bb916SXuan Hu case fromRat => 686e43bb916SXuan Hu (0 until RabCommitWidth).foreach { idx => 687e43bb916SXuan Hu fromRat.v0OldVdPdest(idx).valid := RegNext( 688e43bb916SXuan Hu rat.io.rabCommits.isCommit && 689e43bb916SXuan Hu rat.io.rabCommits.isWalk && 690e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 691e43bb916SXuan Hu rat.io.rabCommits.info(idx).v0Wen 692e43bb916SXuan Hu ) 693e43bb916SXuan Hu fromRat.v0OldVdPdest(idx).bits := rat.io.v0_old_pdest(idx) 694e43bb916SXuan Hu fromRat.vecOldVdPdest(idx).valid := RegNext( 695e43bb916SXuan Hu rat.io.rabCommits.isCommit && 696e43bb916SXuan Hu rat.io.rabCommits.isWalk && 697e43bb916SXuan Hu rat.io.rabCommits.commitValid(idx) && 698e43bb916SXuan Hu rat.io.rabCommits.info(idx).vecWen 699e43bb916SXuan Hu ) 700e43bb916SXuan Hu fromRat.vecOldVdPdest(idx).bits := rat.io.vec_old_pdest(idx) 701e43bb916SXuan Hu } 702e43bb916SXuan Hu } 703e43bb916SXuan Hu 70460ebee38STang Haojin io.debugTopDown.fromRob := rob.io.debugTopDown.toCore 70560ebee38STang Haojin dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch 70660ebee38STang Haojin dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore 7077cf78eb2Shappy-lx io.debugRolling := rob.io.debugRolling 70860ebee38STang Haojin 7095f8b6c9eSsinceforYy io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull) 7105f8b6c9eSsinceforYy io.perfInfo.ctrlInfo.intdqFull := GatedValidRegNext(intDq0.io.dqFull || intDq1.io.dqFull) 71160f0c5aeSxiaofeibao io.perfInfo.ctrlInfo.fpdqFull := GatedValidRegNext(vecDq.io.dqFull) 7125f8b6c9eSsinceforYy io.perfInfo.ctrlInfo.lsdqFull := GatedValidRegNext(lsDq.io.dqFull) 71324519898SXuan Hu 714e1a85e9fSchengguanghui val perfEvents = Seq(decode, rename, dispatch, intDq0, intDq1, vecDq, lsDq, rob).flatMap(_.getPerfEvents) 71524519898SXuan Hu generatePerfEvent() 71685a8d7caSZehao Liu 71785a8d7caSZehao Liu val criticalErrors = rob.getCriticalErrors 71885a8d7caSZehao Liu generateCriticalErrors() 71924519898SXuan Hu} 72024519898SXuan Hu 72124519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 72224519898SXuan Hu val fromTop = new Bundle { 72324519898SXuan Hu val hartId = Input(UInt(8.W)) 72424519898SXuan Hu } 72524519898SXuan Hu val toTop = new Bundle { 72624519898SXuan Hu val cpuHalt = Output(Bool()) 72724519898SXuan Hu } 72824519898SXuan Hu val frontend = Flipped(new FrontendToCtrlIO()) 72915ed99a7SXuan Hu val fromCSR = new Bundle{ 73015ed99a7SXuan Hu val toDecode = Input(new CSRToDecode) 73115ed99a7SXuan Hu } 73224519898SXuan Hu val toIssueBlock = new Bundle { 73324519898SXuan Hu val flush = ValidIO(new Redirect) 73424519898SXuan Hu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 73524519898SXuan Hu val intUops = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new DynInst)) 73660f0c5aeSxiaofeibao val vfUops = Vec(dpParams.VecDqDeqWidth, DecoupledIO(new DynInst)) 73760f0c5aeSxiaofeibao val fpUops = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new DynInst)) 73824519898SXuan Hu val memUops = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new DynInst)) 73924519898SXuan Hu } 74024519898SXuan Hu val toDataPath = new Bundle { 74124519898SXuan Hu val flush = ValidIO(new Redirect) 74224519898SXuan Hu } 74324519898SXuan Hu val toExuBlock = new Bundle { 74424519898SXuan Hu val flush = ValidIO(new Redirect) 74524519898SXuan Hu } 74692c61038SXuan Hu val toCSR = new Bundle { 74792c61038SXuan Hu val trapInstInfo = Output(ValidIO(new TrapInstInfo)) 74892c61038SXuan Hu } 74982674533Sxiaofeibao val intIQValidNumVec = Input(MixedVec(params.genIntIQValidNumBundle)) 75082674533Sxiaofeibao val fpIQValidNumVec = Input(MixedVec(params.genFpIQValidNumBundle)) 75124519898SXuan Hu val fromWB = new Bundle { 75224519898SXuan Hu val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles)) 75324519898SXuan Hu } 75424519898SXuan Hu val redirect = ValidIO(new Redirect) 75524519898SXuan Hu val fromMem = new Bundle { 756272ec6b1SHaojin Tang val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx 75724519898SXuan Hu val violation = Flipped(ValidIO(new Redirect)) 75824519898SXuan Hu } 75924519898SXuan Hu val memLdPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 76083ba63b3SXuan Hu val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 761b133b458SXuan Hu val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 7624b0d80d8SXuan Hu 76324519898SXuan Hu val csrCtrl = Input(new CustomCSRCtrlIO) 76424519898SXuan Hu val robio = new Bundle { 76524519898SXuan Hu val csr = new RobCSRIO 76624519898SXuan Hu val exception = ValidIO(new ExceptionInfo) 76724519898SXuan Hu val lsq = new RobLsqIO 7686810d1e8Ssfencevma val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo)) 7692326221cSXuan Hu val debug_ls = Input(new DebugLSIO()) 77017b21f45SHaojin Tang val robHeadLsIssue = Input(Bool()) 77117b21f45SHaojin Tang val robDeqPtr = Output(new RobPtr) 7727e4f0b19SZiyue-Zhang val commitVType = new Bundle { 7737e4f0b19SZiyue-Zhang val vtype = Output(ValidIO(VType())) 7747e4f0b19SZiyue-Zhang val hasVsetvl = Output(Bool()) 7757e4f0b19SZiyue-Zhang } 7761bf9a598SAnzo 7771bf9a598SAnzo // store event difftest information 7781bf9a598SAnzo val storeDebugInfo = Vec(EnsbufferWidth, new Bundle { 7791bf9a598SAnzo val robidx = Input(new RobPtr) 7801bf9a598SAnzo val pc = Output(UInt(VAddrBits.W)) 7811bf9a598SAnzo }) 78224519898SXuan Hu } 78324519898SXuan Hu 784d8a50338SZiyue Zhang val toDecode = new Bundle { 785d8a50338SZiyue Zhang val vsetvlVType = Input(VType()) 7865110577fSZiyue Zhang val vstart = Input(Vl()) 787d8a50338SZiyue Zhang } 788d8a50338SZiyue Zhang 789e43bb916SXuan Hu val fromVecExcpMod = Input(new Bundle { 790e43bb916SXuan Hu val busy = Bool() 791e43bb916SXuan Hu }) 792e43bb916SXuan Hu 793e43bb916SXuan Hu val toVecExcpMod = Output(new Bundle { 794e43bb916SXuan Hu val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab)) 795e43bb916SXuan Hu val excpInfo = ValidIO(new VecExcpInfo) 796e43bb916SXuan Hu val ratOldPest = new RatToVecExcpMod 797e43bb916SXuan Hu }) 798e43bb916SXuan Hu 799*4907ec88Schengguanghui val traceCoreInterface = new TraceCoreInterface 800*4907ec88Schengguanghui 80124519898SXuan Hu val perfInfo = Output(new Bundle{ 80224519898SXuan Hu val ctrlInfo = new Bundle { 80324519898SXuan Hu val robFull = Bool() 80424519898SXuan Hu val intdqFull = Bool() 80524519898SXuan Hu val fpdqFull = Bool() 80624519898SXuan Hu val lsdqFull = Bool() 80724519898SXuan Hu } 80824519898SXuan Hu }) 80963d67ef3STang Haojin val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 81063d67ef3STang Haojin val diff_fp_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 81163d67ef3STang Haojin val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 81263d67ef3STang Haojin val diff_v0_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 81363d67ef3STang Haojin val diff_vl_rat = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None 81424519898SXuan Hu 815c61abc0cSXuan Hu val sqCanAccept = Input(Bool()) 816c61abc0cSXuan Hu val lqCanAccept = Input(Bool()) 8174b0d80d8SXuan Hu 8184b0d80d8SXuan Hu val debugTopDown = new Bundle { 8194b0d80d8SXuan Hu val fromRob = new RobCoreTopDownIO 8204b0d80d8SXuan Hu val fromCore = new CoreDispatchTopDownIO 8214b0d80d8SXuan Hu } 8224b0d80d8SXuan Hu val debugRolling = new RobDebugRollingIO 8236ce10964SXuan Hu val debugEnqLsq = Input(new LsqEnqIO) 82424519898SXuan Hu} 82524519898SXuan Hu 82624519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) { 82724519898SXuan Hu require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name") 82824519898SXuan Hu 82924519898SXuan Hu val maxIdx = namedCnt.map(_._2).sum 83024519898SXuan Hu val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i => 83124519898SXuan Hu val begin = namedCnt.slice(0, i).map(_._2).sum 83224519898SXuan Hu val end = begin + namedCnt(i)._2 83324519898SXuan Hu (namedCnt(i)._1, (begin, end)) 83424519898SXuan Hu }.toMap 83524519898SXuan Hu 83624519898SXuan Hu def apply(name: String): Seq[Int] = { 83724519898SXuan Hu require(nameRangeMap.contains(name)) 83824519898SXuan Hu nameRangeMap(name)._1 until nameRangeMap(name)._2 83924519898SXuan Hu } 84024519898SXuan Hu} 841