124519898SXuan Hu/*************************************************************************************** 224519898SXuan Hu* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 324519898SXuan Hu* Copyright (c) 2020-2021 Peng Cheng Laboratory 424519898SXuan Hu* 524519898SXuan Hu* XiangShan is licensed under Mulan PSL v2. 624519898SXuan Hu* You can use this software according to the terms and conditions of the Mulan PSL v2. 724519898SXuan Hu* You may obtain a copy of Mulan PSL v2 at: 824519898SXuan Hu* http://license.coscl.org.cn/MulanPSL2 924519898SXuan Hu* 1024519898SXuan Hu* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1124519898SXuan Hu* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1224519898SXuan Hu* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1324519898SXuan Hu* 1424519898SXuan Hu* See the Mulan PSL v2 for more details. 1524519898SXuan Hu***************************************************************************************/ 1624519898SXuan Hu 1724519898SXuan Hupackage xiangshan.backend 1824519898SXuan Hu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2024519898SXuan Huimport chisel3._ 2124519898SXuan Huimport chisel3.util._ 2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 2324519898SXuan Huimport utility._ 2424519898SXuan Huimport utils._ 2524519898SXuan Huimport xiangshan.ExceptionNO._ 2624519898SXuan Huimport xiangshan._ 2724519898SXuan Huimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput} 282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator} 2924519898SXuan Huimport xiangshan.backend.datapath.DataConfig.VAddrData 3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder} 3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue} 3224519898SXuan Huimport xiangshan.backend.fu.PFEvent 3324519898SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 34870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator} 3583ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr} 366ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components} 376ce10964SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO} 38*47c01b71Sxiaofeibao-xjtuimport xiangshan.backend.issue.{IntScheduler, VfScheduler, MemScheduler} 3924519898SXuan Hu 4024519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 4124519898SXuan Hu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 4224519898SXuan Hu val redirect = Valid(new Redirect) 439342624fSGao-Zeyu val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr)) 449342624fSGao-Zeyu val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W)) 4524519898SXuan Hu} 4624519898SXuan Hu 4724519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule { 481ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 491ca4a39dSXuan Hu 5024519898SXuan Hu val rob = LazyModule(new Rob(params)) 5124519898SXuan Hu 5224519898SXuan Hu lazy val module = new CtrlBlockImp(this)(p, params) 5324519898SXuan Hu 5424519898SXuan Hu} 5524519898SXuan Hu 5624519898SXuan Huclass CtrlBlockImp( 5724519898SXuan Hu override val wrapper: CtrlBlock 5824519898SXuan Hu)(implicit 5924519898SXuan Hu p: Parameters, 6024519898SXuan Hu params: BackendParams 6124519898SXuan Hu) extends LazyModuleImp(wrapper) 6224519898SXuan Hu with HasXSParameter 6324519898SXuan Hu with HasCircularQueuePtrHelper 6424519898SXuan Hu with HasPerfEvents 6524519898SXuan Hu{ 6624519898SXuan Hu val pcMemRdIndexes = new NamedIndexes(Seq( 6724519898SXuan Hu "exu" -> params.numPcReadPort, 6824519898SXuan Hu "redirect" -> 1, 6924519898SXuan Hu "memPred" -> 1, 7024519898SXuan Hu "robFlush" -> 1, 7124519898SXuan Hu "load" -> params.LduCnt, 72b133b458SXuan Hu "hybrid" -> params.HyuCnt, 7383ba63b3SXuan Hu "store" -> (if(EnableStorePrefetchSMS) params.StaCnt else 0) 7424519898SXuan Hu )) 7524519898SXuan Hu 7624519898SXuan Hu private val numPcMemReadForExu = params.numPcReadPort 7724519898SXuan Hu private val numPcMemRead = pcMemRdIndexes.maxIdx 7824519898SXuan Hu 7924519898SXuan Hu println(s"pcMem read num: $numPcMemRead") 8024519898SXuan Hu println(s"pcMem read num for exu: $numPcMemReadForExu") 8124519898SXuan Hu 8224519898SXuan Hu val io = IO(new CtrlBlockIO()) 8324519898SXuan Hu 8424519898SXuan Hu val decode = Module(new DecodeStage) 8524519898SXuan Hu val fusionDecoder = Module(new FusionDecoder) 8624519898SXuan Hu val rat = Module(new RenameTableWrapper) 8724519898SXuan Hu val rename = Module(new Rename) 8824519898SXuan Hu val dispatch = Module(new Dispatch) 89c1e19666Sxiaofeibao-xjtu val intDq0 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 0)) 90c1e19666Sxiaofeibao-xjtu val intDq1 = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth/2, dqIndex = 1)) 9124519898SXuan Hu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth)) 9224519898SXuan Hu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth)) 9324519898SXuan Hu val redirectGen = Module(new RedirectGenerator) 9424519898SXuan Hu private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC")) 9524519898SXuan Hu private val rob = wrapper.rob.module 9624519898SXuan Hu private val memCtrl = Module(new MemCtrl(params)) 9724519898SXuan Hu 9824519898SXuan Hu private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable 9924519898SXuan Hu 10024519898SXuan Hu private val s0_robFlushRedirect = rob.io.flushOut 10124519898SXuan Hu private val s1_robFlushRedirect = Wire(Valid(new Redirect)) 1023a9e5338SXuan Hu s1_robFlushRedirect.valid := RegNext(s0_robFlushRedirect.valid, false.B) 10324519898SXuan Hu s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid) 10424519898SXuan Hu 10524519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value 106b1e92023SsinceforYy private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).getPc(RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid)) 10724519898SXuan Hu private val s3_redirectGen = redirectGen.io.stage2Redirect 10824519898SXuan Hu private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen) 10924519898SXuan Hu private val s2_s4_pendingRedirectValid = RegInit(false.B) 11024519898SXuan Hu when (s1_s3_redirect.valid) { 11124519898SXuan Hu s2_s4_pendingRedirectValid := true.B 11224519898SXuan Hu }.elsewhen (RegNext(io.frontend.toFtq.redirect.valid)) { 11324519898SXuan Hu s2_s4_pendingRedirectValid := false.B 11424519898SXuan Hu } 11524519898SXuan Hu 11624519898SXuan Hu // Redirect will be RegNext at ExuBlocks and IssueBlocks 11724519898SXuan Hu val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect) 11824519898SXuan Hu val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect) 11924519898SXuan Hu 12024519898SXuan Hu private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => { 12124519898SXuan Hu val valid = x.valid 12224519898SXuan Hu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 12324519898SXuan Hu val delayed = Wire(Valid(new ExuOutput(x.bits.params))) 12424519898SXuan Hu delayed.valid := RegNext(valid && !killedByOlder) 12524519898SXuan Hu delayed.bits := RegEnable(x.bits, x.valid) 12696e858baSXuan Hu delayed.bits.debugInfo.writebackTime := GTimer() 12724519898SXuan Hu delayed 12883ba63b3SXuan Hu }).toSeq 12924519898SXuan Hu 13085f51ecaSxiaofeibao-xjtu val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu) 131*47c01b71Sxiaofeibao-xjtu val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler]) 132*47c01b71Sxiaofeibao-xjtu val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler]) 133*47c01b71Sxiaofeibao-xjtu val writeFpVecWbData = io.fromWB.wbData.filter(x => x.bits.params.writeFpRf || x.bits.params.writeVecRf) 134*47c01b71Sxiaofeibao-xjtu val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu) 13585f51ecaSxiaofeibao-xjtu private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => { 13685f51ecaSxiaofeibao-xjtu val valid = x.valid 13785f51ecaSxiaofeibao-xjtu val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 13885f51ecaSxiaofeibao-xjtu val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W))) 13985f51ecaSxiaofeibao-xjtu delayed.valid := RegNext(valid && !killedByOlder) 140*47c01b71Sxiaofeibao-xjtu val isIntSche = intScheWbData.contains(x) 141*47c01b71Sxiaofeibao-xjtu val isVfSche = vfScheWbData.contains(x) 142*47c01b71Sxiaofeibao-xjtu val isMemVload = memVloadWbData.contains(x) 143*47c01b71Sxiaofeibao-xjtu val canSameRobidxWbData = if (isIntSche) { 144*47c01b71Sxiaofeibao-xjtu if (x.bits.params.writeFpRf || x.bits.params.writeVecRf) intScheWbData ++ vfScheWbData 145*47c01b71Sxiaofeibao-xjtu else intScheWbData 146*47c01b71Sxiaofeibao-xjtu } else if (isVfSche) { 147*47c01b71Sxiaofeibao-xjtu writeFpVecWbData 148*47c01b71Sxiaofeibao-xjtu } else if (isMemVload) { 149*47c01b71Sxiaofeibao-xjtu memVloadWbData 150*47c01b71Sxiaofeibao-xjtu } else { 151*47c01b71Sxiaofeibao-xjtu Seq(x) 152*47c01b71Sxiaofeibao-xjtu } 153*47c01b71Sxiaofeibao-xjtu val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => { 15485f51ecaSxiaofeibao-xjtu val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect)) 15585f51ecaSxiaofeibao-xjtu (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder 15685f51ecaSxiaofeibao-xjtu }).toSeq) 15785f51ecaSxiaofeibao-xjtu dontTouch(sameRobidxBools) 15885f51ecaSxiaofeibao-xjtu delayed.bits := RegNext(PopCount(sameRobidxBools)) 15985f51ecaSxiaofeibao-xjtu delayed 16085f51ecaSxiaofeibao-xjtu }).toSeq 16185f51ecaSxiaofeibao-xjtu 16224519898SXuan Hu private val exuPredecode = VecInit( 16383ba63b3SXuan Hu delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq 16424519898SXuan Hu ) 16524519898SXuan Hu 16683ba63b3SXuan Hu private val exuRedirects: Seq[ValidIO[Redirect]] = delayedNotFlushedWriteBack.filter(_.bits.redirect.nonEmpty).map(x => { 16724519898SXuan Hu val out = Wire(Valid(new Redirect())) 16824519898SXuan Hu out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred 16924519898SXuan Hu out.bits := x.bits.redirect.get.bits 170a63155a6SXuan Hu out.bits.debugIsCtrl := true.B 171a63155a6SXuan Hu out.bits.debugIsMemVio := false.B 17224519898SXuan Hu out 17383ba63b3SXuan Hu }).toSeq 17424519898SXuan Hu 17524519898SXuan Hu private val memViolation = io.fromMem.violation 17624519898SXuan Hu val loadReplay = Wire(ValidIO(new Redirect)) 17724519898SXuan Hu loadReplay.valid := RegNext(memViolation.valid && 17824519898SXuan Hu !memViolation.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect)) 17924519898SXuan Hu ) 18024519898SXuan Hu loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid) 181a63155a6SXuan Hu loadReplay.bits.debugIsCtrl := false.B 182a63155a6SXuan Hu loadReplay.bits.debugIsMemVio := true.B 18324519898SXuan Hu 18424519898SXuan Hu val pdestReverse = rob.io.commits.info.map(info => info.pdest).reverse 18524519898SXuan Hu 18624519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("redirect").head) := redirectGen.io.redirectPcRead.ptr.value 18724519898SXuan Hu redirectGen.io.redirectPcRead.data := pcMem.io.rdata(pcMemRdIndexes("redirect").head).getPc(RegNext(redirectGen.io.redirectPcRead.offset)) 18824519898SXuan Hu pcMem.io.raddr(pcMemRdIndexes("memPred").head) := redirectGen.io.memPredPcRead.ptr.value 18924519898SXuan Hu redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).getPc(RegNext(redirectGen.io.memPredPcRead.offset)) 19024519898SXuan Hu 19124519898SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) { 1928241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 19324519898SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memLdPcRead(i).ptr.value 19424519898SXuan Hu io.memLdPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memLdPcRead(i).offset)) 19524519898SXuan Hu } 19624519898SXuan Hu 197b133b458SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) { 1988241cb85SXuan Hu // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3) 199b133b458SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value 200b133b458SXuan Hu io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memHyPcRead(i).offset)) 201b133b458SXuan Hu } 202b133b458SXuan Hu 2034b0d80d8SXuan Hu if (EnableStorePrefetchSMS) { 2044b0d80d8SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) { 2054b0d80d8SXuan Hu pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value 2064b0d80d8SXuan Hu io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).getPc(RegNext(io.memStPcRead(i).offset)) 2074b0d80d8SXuan Hu } 2084b0d80d8SXuan Hu } else { 20983ba63b3SXuan Hu io.memStPcRead.foreach(_.data := 0.U) 2104b0d80d8SXuan Hu } 2114b0d80d8SXuan Hu 21224519898SXuan Hu redirectGen.io.hartId := io.fromTop.hartId 21383ba63b3SXuan Hu redirectGen.io.exuRedirect := exuRedirects.toSeq 2144b0d80d8SXuan Hu redirectGen.io.exuOutPredecode := exuPredecode // guarded by exuRedirect.valid 21524519898SXuan Hu redirectGen.io.loadReplay <> loadReplay 21624519898SXuan Hu 21724519898SXuan Hu redirectGen.io.robFlush := s1_robFlushRedirect.valid 21824519898SXuan Hu 219ff7f931dSXuan Hu val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4) 220ff7f931dSXuan Hu val s6_flushFromRobValid = RegNext(s5_flushFromRobValidAhead) 22124519898SXuan Hu val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ?? 22224519898SXuan Hu // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit. 22324519898SXuan Hu // Flushes to frontend may be delayed by some cycles and commit before flush causes errors. 22424519898SXuan Hu // Thus, we make all flush reasons to behave the same as exceptions for frontend. 22524519898SXuan Hu for (i <- 0 until CommitWidth) { 22624519898SXuan Hu // why flushOut: instructions with flushPipe are not commited to frontend 22724519898SXuan Hu // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend. 22824519898SXuan Hu val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid 22924519898SXuan Hu io.frontend.toFtq.rob_commits(i).valid := RegNext(s1_isCommit) 23024519898SXuan Hu io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit) 23124519898SXuan Hu } 232ff7f931dSXuan Hu io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid 233ff7f931dSXuan Hu io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits) 234ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid 235ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid)) 2369342624fSGao-Zeyu 2379342624fSGao-Zeyu //jmp/brh 2389342624fSGao-Zeyu for (i <- 0 until NumRedirect) { 239ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead(i).valid := exuRedirects(i).valid && exuRedirects(i).bits.cfiUpdate.isMisPred && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 2406ce10964SXuan Hu io.frontend.toFtq.ftqIdxAhead(i).bits := exuRedirects(i).bits.ftqIdx 2419342624fSGao-Zeyu } 2429342624fSGao-Zeyu //loadreplay 243ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead 2449342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx 2459342624fSGao-Zeyu //exception 246ff7f931dSXuan Hu io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead 2479342624fSGao-Zeyu io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx 24824519898SXuan Hu // Be careful here: 24924519898SXuan Hu // T0: rob.io.flushOut, s0_robFlushRedirect 25024519898SXuan Hu // T1: s1_robFlushRedirect, rob.io.exception.valid 25124519898SXuan Hu // T2: csr.redirect.valid 25224519898SXuan Hu // T3: csr.exception.valid 25324519898SXuan Hu // T4: csr.trapTarget 25424519898SXuan Hu // T5: ctrlBlock.trapTarget 25524519898SXuan Hu // T6: io.frontend.toFtq.stage2Redirect.valid 25624519898SXuan Hu val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(), 25724519898SXuan Hu s1_robFlushPc, // replay inst 258870f462dSXuan Hu s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe 25924519898SXuan Hu ), s1_robFlushRedirect.valid) 26024519898SXuan Hu private val s2_csrIsXRet = io.robio.csr.isXRet 26124519898SXuan Hu private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4) 26224519898SXuan Hu private val s2_s5_trapTargetFromCsr = io.robio.csr.trapTarget 26324519898SXuan Hu 26424519898SXuan Hu val flushTarget = Mux(s2_csrIsXRet || s5_csrIsTrap, s2_s5_trapTargetFromCsr, s2_robFlushPc) 265ff7f931dSXuan Hu when (s6_flushFromRobValid) { 26624519898SXuan Hu io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush 26774f21f21SsinceforYy io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead) 26824519898SXuan Hu } 26924519898SXuan Hu 27024519898SXuan Hu // vtype commit 27124519898SXuan Hu decode.io.commitVType.bits := io.fromDataPath.vtype 27224519898SXuan Hu decode.io.commitVType.valid := RegNext(rob.io.isVsetFlushPipe) 27324519898SXuan Hu 27424519898SXuan Hu io.toDataPath.vtypeAddr := rob.io.vconfigPdest 27524519898SXuan Hu 2764c7680e0SXuan Hu decode.io.walkVType := rob.io.toDecode.vtype 27724519898SXuan Hu 278e25c13faSXuan Hu decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid 27924519898SXuan Hu 28024519898SXuan Hu decode.io.in.zip(io.frontend.cfVec).foreach { case (decodeIn, frontendCf) => 28124519898SXuan Hu decodeIn.valid := frontendCf.valid 28224519898SXuan Hu frontendCf.ready := decodeIn.ready 28324519898SXuan Hu decodeIn.bits.connectCtrlFlow(frontendCf.bits) 28424519898SXuan Hu } 28524519898SXuan Hu decode.io.csrCtrl := RegNext(io.csrCtrl) 28624519898SXuan Hu decode.io.intRat <> rat.io.intReadPorts 28724519898SXuan Hu decode.io.fpRat <> rat.io.fpReadPorts 28824519898SXuan Hu decode.io.vecRat <> rat.io.vecReadPorts 28924519898SXuan Hu decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo 290870f462dSXuan Hu decode.io.stallReason.in <> io.frontend.stallReason 29124519898SXuan Hu 292fa7f2c26STang Haojin // snapshot check 293c4b56310SHaojin Tang class CFIRobIdx extends Bundle { 294c4b56310SHaojin Tang val robIdx = Vec(RenameWidth, new RobPtr) 295c4b56310SHaojin Tang val isCFI = Vec(RenameWidth, Bool()) 296c4b56310SHaojin Tang } 297c4b56310SHaojin Tang val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR 298c4b56310SHaojin Tang val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx))) 299c4b56310SHaojin Tang snpt.io.enq := genSnapshot 300c4b56310SHaojin Tang snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx) 301c4b56310SHaojin Tang snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot) 302fa7f2c26STang Haojin snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit && 303c4b56310SHaojin Tang Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR 304c4b56310SHaojin Tang snpt.io.redirect := s1_s3_redirect.valid 305c4b56310SHaojin Tang val flushVec = VecInit(snpt.io.snapshots.map { snapshot => 306c4b56310SHaojin Tang val notCFIMask = snapshot.isCFI.map(~_) 30737d77575SzhanglyGit val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value) 30837d77575SzhanglyGit val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _)) 30937d77575SzhanglyGit s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR 310c4b56310SHaojin Tang }) 311c4b56310SHaojin Tang val flushVecNext = RegNext(flushVec, 0.U.asTypeOf(flushVec)) 312c4b56310SHaojin Tang snpt.io.flushVec := flushVecNext 313fa7f2c26STang Haojin 314fa7f2c26STang Haojin val useSnpt = VecInit.tabulate(RenameSnapshotNum)(idx => 315c4b56310SHaojin Tang snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx).robIdx.head 316c61abc0cSXuan Hu ).reduceTree(_ || _) 317c61abc0cSXuan Hu val snptSelect = MuxCase( 318c61abc0cSXuan Hu 0.U(log2Ceil(RenameSnapshotNum).W), 319fa7f2c26STang Haojin (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map(idx => 320c4b56310SHaojin Tang (snpt.io.valids(idx) && s1_s3_redirect.bits.robIdx >= snpt.io.snapshots(idx).robIdx.head, idx) 321c61abc0cSXuan Hu ) 322c61abc0cSXuan Hu ) 323fa7f2c26STang Haojin 324fa7f2c26STang Haojin rob.io.snpt.snptEnq := DontCare 325fa7f2c26STang Haojin rob.io.snpt.snptDeq := snpt.io.deq 326fa7f2c26STang Haojin rob.io.snpt.useSnpt := useSnpt 327fa7f2c26STang Haojin rob.io.snpt.snptSelect := snptSelect 328c4b56310SHaojin Tang rob.io.snpt.flushVec := flushVecNext 329c4b56310SHaojin Tang rat.io.snpt.snptEnq := genSnapshot 330fa7f2c26STang Haojin rat.io.snpt.snptDeq := snpt.io.deq 331fa7f2c26STang Haojin rat.io.snpt.useSnpt := useSnpt 332fa7f2c26STang Haojin rat.io.snpt.snptSelect := snptSelect 333c4b56310SHaojin Tang rat.io.snpt.flushVec := flushVec 334fa7f2c26STang Haojin 33524519898SXuan Hu val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault)) 33624519898SXuan Hu // fusion decoder 33724519898SXuan Hu for (i <- 0 until DecodeWidth) { 33824519898SXuan Hu fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion) 33924519898SXuan Hu fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr 34024519898SXuan Hu if (i > 0) { 34124519898SXuan Hu fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready 34224519898SXuan Hu } 34324519898SXuan Hu } 34424519898SXuan Hu 34524519898SXuan Hu private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst))) 34624519898SXuan Hu 34724519898SXuan Hu for (i <- 0 until RenameWidth) { 34824519898SXuan Hu PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready, 34924519898SXuan Hu s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule")) 35024519898SXuan Hu 35124519898SXuan Hu decodePipeRename(i).ready := rename.io.in(i).ready 35224519898SXuan Hu rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) 35324519898SXuan Hu rename.io.in(i).bits := decodePipeRename(i).bits 35424519898SXuan Hu } 35524519898SXuan Hu 35624519898SXuan Hu for (i <- 0 until RenameWidth - 1) { 35724519898SXuan Hu fusionDecoder.io.dec(i) := decodePipeRename(i).bits 35824519898SXuan Hu rename.io.fusionInfo(i) := fusionDecoder.io.info(i) 35924519898SXuan Hu 36024519898SXuan Hu // update the first RenameWidth - 1 instructions 36124519898SXuan Hu decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire 36224519898SXuan Hu when (fusionDecoder.io.out(i).valid) { 36324519898SXuan Hu fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits) 36424519898SXuan Hu // TODO: remove this dirty code for ftq update 36524519898SXuan Hu val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value 36624519898SXuan Hu val ftqOffset0 = rename.io.in(i).bits.ftqOffset 36724519898SXuan Hu val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset 36824519898SXuan Hu val ftqOffsetDiff = ftqOffset1 - ftqOffset0 36924519898SXuan Hu val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U 37024519898SXuan Hu val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U 37124519898SXuan Hu val cond3 = !sameFtqPtr && ftqOffset1 === 0.U 37224519898SXuan Hu val cond4 = !sameFtqPtr && ftqOffset1 === 1.U 37324519898SXuan Hu rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U))) 37424519898SXuan Hu XSError(!cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n") 37524519898SXuan Hu } 37624519898SXuan Hu 37724519898SXuan Hu } 37824519898SXuan Hu 37924519898SXuan Hu // memory dependency predict 38024519898SXuan Hu // when decode, send fold pc to mdp 38124519898SXuan Hu private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W))) 38224519898SXuan Hu for (i <- 0 until DecodeWidth) { 38324519898SXuan Hu mdpFlodPcVec(i) := Mux( 38424519898SXuan Hu decode.io.out(i).fire, 38524519898SXuan Hu decode.io.in(i).bits.foldpc, 38624519898SXuan Hu rename.io.in(i).bits.foldpc 38724519898SXuan Hu ) 38824519898SXuan Hu } 38924519898SXuan Hu 39024519898SXuan Hu // currently, we only update mdp info when isReplay 39124519898SXuan Hu memCtrl.io.redirect := s1_s3_redirect 39224519898SXuan Hu memCtrl.io.csrCtrl := io.csrCtrl // RegNext in memCtrl 39324519898SXuan Hu memCtrl.io.stIn := io.fromMem.stIn // RegNext in memCtrl 39424519898SXuan Hu memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate // RegNext in memCtrl 39524519898SXuan Hu memCtrl.io.mdpFlodPcVec := mdpFlodPcVec 39624519898SXuan Hu memCtrl.io.dispatchLFSTio <> dispatch.io.lfst 39724519898SXuan Hu 39824519898SXuan Hu rat.io.redirect := s1_s3_redirect.valid 3996b102a39SHaojin Tang rat.io.rabCommits := rob.io.rabCommits 400cda1c534Sxiaofeibao-xjtu rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get) 40124519898SXuan Hu rat.io.intRenamePorts := rename.io.intRenamePorts 40224519898SXuan Hu rat.io.fpRenamePorts := rename.io.fpRenamePorts 40324519898SXuan Hu rat.io.vecRenamePorts := rename.io.vecRenamePorts 40424519898SXuan Hu 40524519898SXuan Hu rename.io.redirect := s1_s3_redirect 4066b102a39SHaojin Tang rename.io.rabCommits := rob.io.rabCommits 40724519898SXuan Hu rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) => 40824519898SXuan Hu RegEnable(waittable2rename, decodeOut.fire) 40924519898SXuan Hu } 41024519898SXuan Hu rename.io.ssit := memCtrl.io.ssit2Rename 41124519898SXuan Hu rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data)))) 41224519898SXuan Hu rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data)))) 41324519898SXuan Hu rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data)))) 414dcf3a679STang Haojin rename.io.int_need_free := rat.io.int_need_free 415dcf3a679STang Haojin rename.io.int_old_pdest := rat.io.int_old_pdest 416dcf3a679STang Haojin rename.io.fp_old_pdest := rat.io.fp_old_pdest 4173cf50307SZiyue Zhang rename.io.vec_old_pdest := rat.io.vec_old_pdest 418b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get) 419b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get) 420b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get) 421b7d9e8d5Sxiaofeibao-xjtu rename.io.debug_vconfig_rat.foreach(_ := rat.io.debug_vconfig_rat.get) 422d2b20d1aSTang Haojin rename.io.stallReason.in <> decode.io.stallReason.out 423870f462dSXuan Hu rename.io.snpt.snptEnq := DontCare 424870f462dSXuan Hu rename.io.snpt.snptDeq := snpt.io.deq 425870f462dSXuan Hu rename.io.snpt.useSnpt := useSnpt 426870f462dSXuan Hu rename.io.snpt.snptSelect := snptSelect 427c3f16425Sxiaofeibao-xjtu rename.io.robIsEmpty := rob.io.enq.isEmpty 428c4b56310SHaojin Tang rename.io.snpt.flushVec := flushVecNext 429c4b56310SHaojin Tang rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr) 430c4b56310SHaojin Tang rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head 431870f462dSXuan Hu 432870f462dSXuan Hu val renameOut = Wire(chiselTypeOf(rename.io.out)) 433870f462dSXuan Hu renameOut <> rename.io.out 4349faa51afSxiaofeibao-xjtu dispatch.io.fromRename <> renameOut 435c3f16425Sxiaofeibao-xjtu renameOut.zip(dispatch.io.recv).map{case (rename,recv) => rename.ready := recv} 436c3f16425Sxiaofeibao-xjtu dispatch.io.fromRenameIsFp := rename.io.toDispatchIsFp 437c3f16425Sxiaofeibao-xjtu dispatch.io.fromRenameIsInt := rename.io.toDispatchIsInt 438ff3fcdf1Sxiaofeibao-xjtu dispatch.io.IQValidNumVec := io.IQValidNumVec 439ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ0ValidDeq0Num := intDq0.io.validDeq0Num 440ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ0ValidDeq1Num := intDq0.io.validDeq1Num 441ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ1ValidDeq0Num := intDq1.io.validDeq0Num 442ff3fcdf1Sxiaofeibao-xjtu dispatch.io.fromIntDQ.intDQ1ValidDeq1Num := intDq1.io.validDeq1Num 443ff3fcdf1Sxiaofeibao-xjtu 44424519898SXuan Hu dispatch.io.hartId := io.fromTop.hartId 44524519898SXuan Hu dispatch.io.redirect := s1_s3_redirect 44624519898SXuan Hu dispatch.io.enqRob <> rob.io.enq 447d2b20d1aSTang Haojin dispatch.io.robHead := rob.io.debugRobHead 448d2b20d1aSTang Haojin dispatch.io.stallReason <> rename.io.stallReason.out 449d2b20d1aSTang Haojin dispatch.io.lqCanAccept := io.lqCanAccept 450d2b20d1aSTang Haojin dispatch.io.sqCanAccept := io.sqCanAccept 451d2b20d1aSTang Haojin dispatch.io.robHeadNotReady := rob.io.headNotReady 452d2b20d1aSTang Haojin dispatch.io.robFull := rob.io.robFull 45324519898SXuan Hu dispatch.io.singleStep := RegNext(io.csrCtrl.singlestep) 45424519898SXuan Hu 455ff3fcdf1Sxiaofeibao-xjtu intDq0.io.enq <> dispatch.io.toIntDq0 456ff3fcdf1Sxiaofeibao-xjtu intDq0.io.redirect <> s2_s4_redirect 457ff3fcdf1Sxiaofeibao-xjtu intDq1.io.enq <> dispatch.io.toIntDq1 458ff3fcdf1Sxiaofeibao-xjtu intDq1.io.redirect <> s2_s4_redirect 45924519898SXuan Hu 46024519898SXuan Hu fpDq.io.enq <> dispatch.io.toFpDq 46124519898SXuan Hu fpDq.io.redirect <> s2_s4_redirect 46224519898SXuan Hu 46324519898SXuan Hu lsDq.io.enq <> dispatch.io.toLsDq 46424519898SXuan Hu lsDq.io.redirect <> s2_s4_redirect 46524519898SXuan Hu 466ff3fcdf1Sxiaofeibao-xjtu io.toIssueBlock.intUops <> (intDq0.io.deq :++ intDq1.io.deq) 46724519898SXuan Hu io.toIssueBlock.vfUops <> fpDq.io.deq 46824519898SXuan Hu io.toIssueBlock.memUops <> lsDq.io.deq 46924519898SXuan Hu io.toIssueBlock.allocPregs <> dispatch.io.allocPregs 47024519898SXuan Hu io.toIssueBlock.flush <> s2_s4_redirect 47124519898SXuan Hu 47224519898SXuan Hu pcMem.io.wen.head := RegNext(io.frontend.fromFtq.pc_mem_wen) 4733827c997SsinceforYy pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen) 4743827c997SsinceforYy pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen) 47524519898SXuan Hu 47624519898SXuan Hu private val jumpPcVec : Vec[UInt] = Wire(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W))) 47724519898SXuan Hu io.toIssueBlock.pcVec := jumpPcVec 47824519898SXuan Hu 47924519898SXuan Hu io.toDataPath.flush := s2_s4_redirect 48024519898SXuan Hu io.toExuBlock.flush := s2_s4_redirect 48124519898SXuan Hu 48224519898SXuan Hu for ((pcMemIdx, i) <- pcMemRdIndexes("exu").zipWithIndex) { 483c1e19666Sxiaofeibao-xjtu val intDq0numDeq = intDq0.dpParams.IntDqDeqWidth/2 484c1e19666Sxiaofeibao-xjtu if (i < intDq0numDeq) { 485ff3fcdf1Sxiaofeibao-xjtu pcMem.io.raddr(pcMemIdx) := intDq0.io.deqNext(i).ftqPtr.value 486ff3fcdf1Sxiaofeibao-xjtu jumpPcVec(i) := pcMem.io.rdata(pcMemIdx).getPc(RegNext(intDq0.io.deqNext(i).ftqOffset)) 487ff3fcdf1Sxiaofeibao-xjtu } 488ff3fcdf1Sxiaofeibao-xjtu else { 489c1e19666Sxiaofeibao-xjtu pcMem.io.raddr(pcMemIdx) := intDq1.io.deqNext(i - intDq0numDeq).ftqPtr.value 490c1e19666Sxiaofeibao-xjtu jumpPcVec(i) := pcMem.io.rdata(pcMemIdx).getPc(RegNext(intDq1.io.deqNext(i - intDq0numDeq).ftqOffset)) 491ff3fcdf1Sxiaofeibao-xjtu } 49224519898SXuan Hu } 49324519898SXuan Hu 49424519898SXuan Hu val dqOuts = Seq(io.toIssueBlock.intUops) ++ Seq(io.toIssueBlock.vfUops) ++ Seq(io.toIssueBlock.memUops) 49524519898SXuan Hu dqOuts.zipWithIndex.foreach { case (dqOut, dqIdx) => 49624519898SXuan Hu dqOut.map(_.bits.pc).zipWithIndex.map{ case (pc, portIdx) => 49724519898SXuan Hu if(params.allSchdParams(dqIdx).numPcReadPort > 0){ 49824519898SXuan Hu val realJumpPcVec = jumpPcVec.drop(params.allSchdParams.take(dqIdx).map(_.numPcReadPort).sum).take(params.allSchdParams(dqIdx).numPcReadPort) 49924519898SXuan Hu pc := realJumpPcVec(portIdx) 50024519898SXuan Hu } 50124519898SXuan Hu } 50224519898SXuan Hu } 50324519898SXuan Hu 50424519898SXuan Hu rob.io.hartId := io.fromTop.hartId 50524519898SXuan Hu rob.io.redirect := s1_s3_redirect 50624519898SXuan Hu rob.io.writeback := delayedNotFlushedWriteBack 50785f51ecaSxiaofeibao-xjtu rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums) 50824519898SXuan Hu 50924519898SXuan Hu io.redirect := s1_s3_redirect 51024519898SXuan Hu 51124519898SXuan Hu // rob to int block 51224519898SXuan Hu io.robio.csr <> rob.io.csr 51324519898SXuan Hu // When wfi is disabled, it will not block ROB commit. 51424519898SXuan Hu rob.io.csr.wfiEvent := io.robio.csr.wfiEvent 51524519898SXuan Hu rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable 51624519898SXuan Hu 51724519898SXuan Hu io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5) 51824519898SXuan Hu 51924519898SXuan Hu io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 52024519898SXuan Hu io.robio.exception := rob.io.exception 52124519898SXuan Hu io.robio.exception.bits.pc := s1_robFlushPc 52224519898SXuan Hu 52324519898SXuan Hu // rob to mem block 52424519898SXuan Hu io.robio.lsq <> rob.io.lsq 52524519898SXuan Hu 526b7d9e8d5Sxiaofeibao-xjtu io.debug_int_rat .foreach(_ := rat.io.diff_int_rat.get) 527b7d9e8d5Sxiaofeibao-xjtu io.debug_fp_rat .foreach(_ := rat.io.diff_fp_rat.get) 528b7d9e8d5Sxiaofeibao-xjtu io.debug_vec_rat .foreach(_ := rat.io.diff_vec_rat.get) 529b7d9e8d5Sxiaofeibao-xjtu io.debug_vconfig_rat.foreach(_ := rat.io.diff_vconfig_rat.get) 53024519898SXuan Hu 53117b21f45SHaojin Tang rob.io.debug_ls := io.robio.debug_ls 53217b21f45SHaojin Tang rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue 53317b21f45SHaojin Tang rob.io.lsTopdownInfo := io.robio.lsTopdownInfo 5346ce10964SXuan Hu rob.io.debugEnqLsq := io.debugEnqLsq 5356ce10964SXuan Hu 53617b21f45SHaojin Tang io.robio.robDeqPtr := rob.io.robDeqPtr 5378744445eSMaxpicca-Li 53860ebee38STang Haojin io.debugTopDown.fromRob := rob.io.debugTopDown.toCore 53960ebee38STang Haojin dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch 54060ebee38STang Haojin dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore 5417cf78eb2Shappy-lx io.debugRolling := rob.io.debugRolling 54260ebee38STang Haojin 54324519898SXuan Hu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 544ff3fcdf1Sxiaofeibao-xjtu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq0.io.dqFull || intDq1.io.dqFull) 54524519898SXuan Hu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 54624519898SXuan Hu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 54724519898SXuan Hu 54824519898SXuan Hu val pfevent = Module(new PFEvent) 54924519898SXuan Hu pfevent.io.distribute_csr := RegNext(io.csrCtrl.distribute_csr) 55024519898SXuan Hu val csrevents = pfevent.io.hpmevent.slice(8,16) 55124519898SXuan Hu 55224519898SXuan Hu val perfinfo = IO(new Bundle(){ 55324519898SXuan Hu val perfEventsRs = Input(Vec(params.IqCnt, new PerfEvent)) 55424519898SXuan Hu val perfEventsEu0 = Input(Vec(6, new PerfEvent)) 55524519898SXuan Hu val perfEventsEu1 = Input(Vec(6, new PerfEvent)) 55624519898SXuan Hu }) 55724519898SXuan Hu 558ff3fcdf1Sxiaofeibao-xjtu val perfFromUnits = Seq(decode, rename, dispatch, intDq0, intDq1, fpDq, lsDq, rob).flatMap(_.getPerfEvents) 5599a128342SHaoyuan Feng val perfFromIO = perfinfo.perfEventsEu0.map(x => ("perfEventsEu0", x.value)) ++ 5609a128342SHaoyuan Feng perfinfo.perfEventsEu1.map(x => ("perfEventsEu1", x.value)) ++ 5619a128342SHaoyuan Feng perfinfo.perfEventsRs.map(x => ("perfEventsRs", x.value)) 5629a128342SHaoyuan Feng val perfBlock = Seq() 5639a128342SHaoyuan Feng // let index = 0 be no event 5649a128342SHaoyuan Feng val allPerfEvents = Seq(("noEvent", 0.U)) ++ perfFromUnits ++ perfFromIO ++ perfBlock 5659a128342SHaoyuan Feng 5669a128342SHaoyuan Feng if (printEventCoding) { 5679a128342SHaoyuan Feng for (((name, inc), i) <- allPerfEvents.zipWithIndex) { 5689a128342SHaoyuan Feng println("CtrlBlock perfEvents Set", name, inc, i) 5699a128342SHaoyuan Feng } 5709a128342SHaoyuan Feng } 5719a128342SHaoyuan Feng 5729a128342SHaoyuan Feng val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent)) 5739a128342SHaoyuan Feng val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents 57424519898SXuan Hu generatePerfEvent() 57524519898SXuan Hu} 57624519898SXuan Hu 57724519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle { 57824519898SXuan Hu val fromTop = new Bundle { 57924519898SXuan Hu val hartId = Input(UInt(8.W)) 58024519898SXuan Hu } 58124519898SXuan Hu val toTop = new Bundle { 58224519898SXuan Hu val cpuHalt = Output(Bool()) 58324519898SXuan Hu } 58424519898SXuan Hu val frontend = Flipped(new FrontendToCtrlIO()) 58524519898SXuan Hu val toIssueBlock = new Bundle { 58624519898SXuan Hu val flush = ValidIO(new Redirect) 58724519898SXuan Hu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 58824519898SXuan Hu val intUops = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new DynInst)) 58924519898SXuan Hu val vfUops = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new DynInst)) 59024519898SXuan Hu val memUops = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new DynInst)) 59124519898SXuan Hu val pcVec = Output(Vec(params.numPcReadPort, UInt(VAddrData().dataWidth.W))) 59224519898SXuan Hu } 59324519898SXuan Hu val fromDataPath = new Bundle{ 59424519898SXuan Hu val vtype = Input(new VType) 59524519898SXuan Hu } 59624519898SXuan Hu val toDataPath = new Bundle { 59724519898SXuan Hu val vtypeAddr = Output(UInt(PhyRegIdxWidth.W)) 59824519898SXuan Hu val flush = ValidIO(new Redirect) 59924519898SXuan Hu } 60024519898SXuan Hu val toExuBlock = new Bundle { 60124519898SXuan Hu val flush = ValidIO(new Redirect) 60224519898SXuan Hu } 603c1e19666Sxiaofeibao-xjtu val IQValidNumVec = Input(MixedVec(params.genIQValidNumBundle)) 60424519898SXuan Hu val fromWB = new Bundle { 60524519898SXuan Hu val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles)) 60624519898SXuan Hu } 60724519898SXuan Hu val redirect = ValidIO(new Redirect) 60824519898SXuan Hu val fromMem = new Bundle { 609272ec6b1SHaojin Tang val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx 61024519898SXuan Hu val violation = Flipped(ValidIO(new Redirect)) 61124519898SXuan Hu } 61224519898SXuan Hu val memLdPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 61383ba63b3SXuan Hu val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 614b133b458SXuan Hu val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 6154b0d80d8SXuan Hu 61624519898SXuan Hu val csrCtrl = Input(new CustomCSRCtrlIO) 61724519898SXuan Hu val robio = new Bundle { 61824519898SXuan Hu val csr = new RobCSRIO 61924519898SXuan Hu val exception = ValidIO(new ExceptionInfo) 62024519898SXuan Hu val lsq = new RobLsqIO 6216810d1e8Ssfencevma val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo)) 6222326221cSXuan Hu val debug_ls = Input(new DebugLSIO()) 62317b21f45SHaojin Tang val robHeadLsIssue = Input(Bool()) 62417b21f45SHaojin Tang val robDeqPtr = Output(new RobPtr) 62524519898SXuan Hu } 62624519898SXuan Hu 62724519898SXuan Hu val perfInfo = Output(new Bundle{ 62824519898SXuan Hu val ctrlInfo = new Bundle { 62924519898SXuan Hu val robFull = Bool() 63024519898SXuan Hu val intdqFull = Bool() 63124519898SXuan Hu val fpdqFull = Bool() 63224519898SXuan Hu val lsdqFull = Bool() 63324519898SXuan Hu } 63424519898SXuan Hu }) 635b7d9e8d5Sxiaofeibao-xjtu val debug_int_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 636b7d9e8d5Sxiaofeibao-xjtu val debug_fp_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 637b7d9e8d5Sxiaofeibao-xjtu val debug_vec_rat = if (params.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 638b7d9e8d5Sxiaofeibao-xjtu val debug_vconfig_rat = if (params.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None // TODO: use me 63924519898SXuan Hu 640c61abc0cSXuan Hu val sqCanAccept = Input(Bool()) 641c61abc0cSXuan Hu val lqCanAccept = Input(Bool()) 6424b0d80d8SXuan Hu 6434b0d80d8SXuan Hu val debugTopDown = new Bundle { 6444b0d80d8SXuan Hu val fromRob = new RobCoreTopDownIO 6454b0d80d8SXuan Hu val fromCore = new CoreDispatchTopDownIO 6464b0d80d8SXuan Hu } 6474b0d80d8SXuan Hu val debugRolling = new RobDebugRollingIO 6486ce10964SXuan Hu val debugEnqLsq = Input(new LsqEnqIO) 64924519898SXuan Hu} 65024519898SXuan Hu 65124519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) { 65224519898SXuan Hu require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name") 65324519898SXuan Hu 65424519898SXuan Hu val maxIdx = namedCnt.map(_._2).sum 65524519898SXuan Hu val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i => 65624519898SXuan Hu val begin = namedCnt.slice(0, i).map(_._2).sum 65724519898SXuan Hu val end = begin + namedCnt(i)._2 65824519898SXuan Hu (namedCnt(i)._1, (begin, end)) 65924519898SXuan Hu }.toMap 66024519898SXuan Hu 66124519898SXuan Hu def apply(name: String): Seq[Int] = { 66224519898SXuan Hu require(nameRangeMap.contains(name)) 66324519898SXuan Hu nameRangeMap(name)._1 until nameRangeMap(name)._2 66424519898SXuan Hu } 66524519898SXuan Hu} 666