xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 43ad9482848af9b861e38d775ef2a08c5b624dde)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
521732575SYinan Xuimport utils._
68921b337SYinan Xuimport xiangshan._
7b424051cSYinan Xuimport xiangshan.backend.decode.DecodeStage
83fae98acSYinan Xuimport xiangshan.backend.rename.{Rename, BusyTable}
98921b337SYinan Xuimport xiangshan.backend.brq.Brq
108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
118921b337SYinan Xuimport xiangshan.backend.exu._
12694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs
138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
147ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO}
158921b337SYinan Xu
168921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
178921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
188921b337SYinan Xu  val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput))
192bb6eba1SYinan Xu  val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort))
2066bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
218921b337SYinan Xu}
228921b337SYinan Xu
238921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
248921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
258921b337SYinan Xu  val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput))
262bb6eba1SYinan Xu  val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort))
2766bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
288921b337SYinan Xu}
298921b337SYinan Xu
308921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
318921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
328921b337SYinan Xu  val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput))
3308fafef0SYinan Xu  val enqLsq = new Bundle() {
3408fafef0SYinan Xu    val canAccept = Input(Bool())
3508fafef0SYinan Xu    val req = Vec(RenameWidth, ValidIO(new MicroOp))
3608fafef0SYinan Xu    val resp = Vec(RenameWidth, Input(new LSIdx))
3708fafef0SYinan Xu  }
3866bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
398921b337SYinan Xu}
408921b337SYinan Xu
4121732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper {
428921b337SYinan Xu  val io = IO(new Bundle {
438921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
448921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
458921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
468921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
478921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
488921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
498921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
501c2588aaSYinan Xu    val roqio = new Bundle {
511c2588aaSYinan Xu      // to int block
521c2588aaSYinan Xu      val toCSR = new RoqCSRIO
531c2588aaSYinan Xu      val exception = ValidIO(new MicroOp)
541c2588aaSYinan Xu      val isInterrupt = Output(Bool())
551c2588aaSYinan Xu      // to mem block
5621e7a6c5SYinan Xu      val commits = new RoqCommitIO
571c2588aaSYinan Xu      val roqDeqPtr = Output(new RoqPtr)
581c2588aaSYinan Xu    }
598921b337SYinan Xu  })
608921b337SYinan Xu
618921b337SYinan Xu  val decode = Module(new DecodeStage)
628921b337SYinan Xu  val brq = Module(new Brq)
638921b337SYinan Xu  val rename = Module(new Rename)
64694b0180SLinJiawei  val dispatch = Module(new Dispatch)
653fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
663fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
678921b337SYinan Xu
680412e00dSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1
69694b0180SLinJiawei
70694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
718921b337SYinan Xu
7267cc1812SYinan Xu  // When replay and mis-prediction have the same roqIdx,
7367cc1812SYinan Xu  // mis-prediction should have higher priority, since mis-prediction flushes the load instruction.
7467cc1812SYinan Xu  // Thus, only when mis-prediction roqIdx is after replay roqIdx, replay should be valid.
7567cc1812SYinan Xu  val brqIsAfterLsq = isAfter(brq.io.redirect.bits.roqIdx, io.fromLsBlock.replay.bits.roqIdx)
7667cc1812SYinan Xu  val redirectArb = Mux(io.fromLsBlock.replay.valid && (!brq.io.redirect.valid || brqIsAfterLsq),
7767cc1812SYinan Xu    io.fromLsBlock.replay.bits, brq.io.redirect.bits)
7821732575SYinan Xu  val redirectValid = roq.io.redirect.valid || brq.io.redirect.valid || io.fromLsBlock.replay.valid
7921732575SYinan Xu  val redirect = Mux(roq.io.redirect.valid, roq.io.redirect.bits, redirectArb)
808921b337SYinan Xu
81819e6a63SYinan Xu  io.frontend.redirect.valid := RegNext(redirectValid)
82819e6a63SYinan Xu  io.frontend.redirect.bits := RegNext(Mux(roq.io.redirect.valid, roq.io.redirect.bits.target, redirectArb.target))
83*43ad9482SLingrui98  // io.frontend.cfiUpdateInfo <> brq.io.cfiInfo
84*43ad9482SLingrui98  io.frontend.cfiUpdateInfo <> brq.io.cfiInfo
8566bcc42fSYinan Xu
868921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
878921b337SYinan Xu  decode.io.toBrq <> brq.io.enqReqs
888921b337SYinan Xu  decode.io.brTags <> brq.io.brTags
898921b337SYinan Xu
900412e00dSLinJiawei  brq.io.roqRedirect <> roq.io.redirect
9198993cf5SYinan Xu  brq.io.memRedirect.valid := brq.io.redirect.valid || io.fromLsBlock.replay.valid
9298993cf5SYinan Xu  brq.io.memRedirect.bits <> redirectArb
930412e00dSLinJiawei  brq.io.bcommit <> roq.io.bcommit
940412e00dSLinJiawei  brq.io.enqReqs <> decode.io.toBrq
950412e00dSLinJiawei  brq.io.exuRedirect <> io.fromIntBlock.exuRedirect
960412e00dSLinJiawei
97b424051cSYinan Xu  // pipeline between decode and dispatch
98819e6a63SYinan Xu  val lastCycleRedirect = RegNext(redirectValid)
99b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
100819e6a63SYinan Xu    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, redirectValid || lastCycleRedirect)
101b424051cSYinan Xu  }
1028921b337SYinan Xu
10321732575SYinan Xu  rename.io.redirect.valid <> redirectValid
10421732575SYinan Xu  rename.io.redirect.bits <> redirect
1058921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
1068921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
10799b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
1088921b337SYinan Xu
10921732575SYinan Xu  dispatch.io.redirect.valid <> redirectValid
11021732575SYinan Xu  dispatch.io.redirect.bits <> redirect
11121b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
11208fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
1132bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
1142bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1153fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
1163fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
1171c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
1183fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
1193fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
1203fae98acSYinan Xu  }
1218921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
1222bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
1232bb6eba1SYinan Xu  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1248921b337SYinan Xu
1250412e00dSLinJiawei
12621732575SYinan Xu  val flush = redirectValid && (redirect.isException || redirect.isFlushPipe)
1273fae98acSYinan Xu  fpBusyTable.io.flush := flush
1283fae98acSYinan Xu  intBusyTable.io.flush := flush
1293fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
1303fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen && (wb.bits.uop.ctrl.ldest =/= 0.U)
1313fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1323fae98acSYinan Xu  }
1333fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
1343fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
1353fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1363fae98acSYinan Xu  }
1373fae98acSYinan Xu  intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr)
1383fae98acSYinan Xu  intBusyTable.io.pregRdy <> dispatch.io.intPregRdy
1393fae98acSYinan Xu  fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr)
1403fae98acSYinan Xu  fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy
1413fae98acSYinan Xu
14221732575SYinan Xu  roq.io.memRedirect := DontCare
14321732575SYinan Xu  roq.io.memRedirect.valid := false.B
14421732575SYinan Xu  roq.io.brqRedirect.valid := brq.io.redirect.valid || io.fromLsBlock.replay.valid
14521732575SYinan Xu  roq.io.brqRedirect.bits <> redirectArb
1460412e00dSLinJiawei  roq.io.exeWbResults.take(roqWbSize-1).zip(
1470412e00dSLinJiawei    io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut
1480412e00dSLinJiawei  ).foreach{
1490412e00dSLinJiawei    case(x, y) =>
1500412e00dSLinJiawei      x.bits := y.bits
1510412e00dSLinJiawei      x.valid := y.valid && !y.bits.redirectValid
1520412e00dSLinJiawei  }
1530412e00dSLinJiawei  roq.io.exeWbResults.last := brq.io.out
1540412e00dSLinJiawei
15521732575SYinan Xu  io.toIntBlock.redirect.valid := redirectValid
15621732575SYinan Xu  io.toIntBlock.redirect.bits := redirect
15721732575SYinan Xu  io.toFpBlock.redirect.valid := redirectValid
15821732575SYinan Xu  io.toFpBlock.redirect.bits := redirect
15921732575SYinan Xu  io.toLsBlock.redirect.valid := redirectValid
16021732575SYinan Xu  io.toLsBlock.redirect.bits := redirect
1610412e00dSLinJiawei
1621c2588aaSYinan Xu  // roq to int block
1631c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
1641c2588aaSYinan Xu  io.roqio.exception.valid := roq.io.redirect.valid && roq.io.redirect.bits.isException
1651c2588aaSYinan Xu  io.roqio.exception.bits := roq.io.exception
1661c2588aaSYinan Xu  io.roqio.isInterrupt := roq.io.redirect.bits.isFlushPipe
1671c2588aaSYinan Xu  // roq to mem block
1681c2588aaSYinan Xu  io.roqio.roqDeqPtr := roq.io.roqDeqPtr
1691c2588aaSYinan Xu  io.roqio.commits := roq.io.commits
1708921b337SYinan Xu}
171