18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 58921b337SYinan Xuimport xiangshan._ 68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage} 7*3fae98acSYinan Xuimport xiangshan.backend.rename.{Rename, BusyTable} 88921b337SYinan Xuimport xiangshan.backend.brq.Brq 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 137ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO} 148921b337SYinan Xu 158921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 168921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 178921b337SYinan Xu val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput)) 182bb6eba1SYinan Xu val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort)) 1966bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 208921b337SYinan Xu} 218921b337SYinan Xu 228921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 238921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 248921b337SYinan Xu val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput)) 252bb6eba1SYinan Xu val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort)) 2666bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 278921b337SYinan Xu} 288921b337SYinan Xu 298921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 308921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 318921b337SYinan Xu val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput)) 328921b337SYinan Xu val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp)) 3366bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 348921b337SYinan Xu} 358921b337SYinan Xu 36694b0180SLinJiaweiclass CtrlBlock extends XSModule { 378921b337SYinan Xu val io = IO(new Bundle { 388921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 398921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 408921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 418921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 428921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 438921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 448921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 451c2588aaSYinan Xu val roqio = new Bundle { 461c2588aaSYinan Xu // to int block 471c2588aaSYinan Xu val toCSR = new RoqCSRIO 481c2588aaSYinan Xu val exception = ValidIO(new MicroOp) 491c2588aaSYinan Xu val isInterrupt = Output(Bool()) 501c2588aaSYinan Xu // to mem block 511c2588aaSYinan Xu val commits = Vec(CommitWidth, ValidIO(new RoqCommit)) 521c2588aaSYinan Xu val roqDeqPtr = Output(new RoqPtr) 531c2588aaSYinan Xu } 541c2588aaSYinan Xu val oldestStore = Input(Valid(new RoqPtr)) 558921b337SYinan Xu }) 568921b337SYinan Xu 578921b337SYinan Xu val decode = Module(new DecodeStage) 588921b337SYinan Xu val brq = Module(new Brq) 598921b337SYinan Xu val decBuf = Module(new DecodeBuffer) 608921b337SYinan Xu val rename = Module(new Rename) 61694b0180SLinJiawei val dispatch = Module(new Dispatch) 62*3fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 63*3fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 648921b337SYinan Xu 650412e00dSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1 66694b0180SLinJiawei 67694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 688921b337SYinan Xu 698921b337SYinan Xu val redirect = Mux( 708921b337SYinan Xu roq.io.redirect.valid, 718921b337SYinan Xu roq.io.redirect, 728921b337SYinan Xu Mux( 738921b337SYinan Xu brq.io.redirect.valid, 748921b337SYinan Xu brq.io.redirect, 758921b337SYinan Xu io.fromLsBlock.replay 768921b337SYinan Xu ) 778921b337SYinan Xu ) 788921b337SYinan Xu 7966bcc42fSYinan Xu io.frontend.redirect := redirect 8066bcc42fSYinan Xu io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay 8166bcc42fSYinan Xu io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo 8266bcc42fSYinan Xu io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo 8366bcc42fSYinan Xu 848921b337SYinan Xu decode.io.in <> io.frontend.cfVec 858921b337SYinan Xu decode.io.toBrq <> brq.io.enqReqs 868921b337SYinan Xu decode.io.brTags <> brq.io.brTags 878921b337SYinan Xu decode.io.out <> decBuf.io.in 888921b337SYinan Xu 890412e00dSLinJiawei brq.io.roqRedirect <> roq.io.redirect 900412e00dSLinJiawei brq.io.memRedirect <> io.fromLsBlock.replay 910412e00dSLinJiawei brq.io.bcommit <> roq.io.bcommit 920412e00dSLinJiawei brq.io.enqReqs <> decode.io.toBrq 930412e00dSLinJiawei brq.io.exuRedirect <> io.fromIntBlock.exuRedirect 940412e00dSLinJiawei 958921b337SYinan Xu decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk 968921b337SYinan Xu decBuf.io.redirect <> redirect 978921b337SYinan Xu decBuf.io.out <> rename.io.in 988921b337SYinan Xu 998921b337SYinan Xu rename.io.redirect <> redirect 1008921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 1018921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 1028921b337SYinan Xu 1038921b337SYinan Xu dispatch.io.redirect <> redirect 1048921b337SYinan Xu dispatch.io.toRoq <> roq.io.dp1Req 1058921b337SYinan Xu dispatch.io.roqIdxs <> roq.io.roqIdxs 1060bd67ba5SYinan Xu dispatch.io.toLsq <> io.toLsBlock.lsqIdxReq 1078921b337SYinan Xu dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp 1081c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.oldestStore.valid 1091c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.bits := Mux(io.oldestStore.valid, 1101c2588aaSYinan Xu io.oldestStore.bits, 1110412e00dSLinJiawei roq.io.commitRoqIndex.bits 1120412e00dSLinJiawei ) 1132bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1142bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 115*3fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 116*3fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 117*3fae98acSYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isInt 118*3fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 119*3fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 120*3fae98acSYinan Xu } 1218921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1222bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 1232bb6eba1SYinan Xu dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1248921b337SYinan Xu 1250412e00dSLinJiawei 126*3fae98acSYinan Xu val flush = redirect.valid && (redirect.bits.isException || redirect.bits.isFlushPipe) 127*3fae98acSYinan Xu fpBusyTable.io.flush := flush 128*3fae98acSYinan Xu intBusyTable.io.flush := flush 129*3fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 130*3fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen && (wb.bits.uop.ctrl.ldest =/= 0.U) 131*3fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 132*3fae98acSYinan Xu } 133*3fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 134*3fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 135*3fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 136*3fae98acSYinan Xu } 137*3fae98acSYinan Xu intBusyTable.io.rfReadAddr <> dispatch.io.readIntRf.map(_.addr) 138*3fae98acSYinan Xu intBusyTable.io.pregRdy <> dispatch.io.intPregRdy 139*3fae98acSYinan Xu fpBusyTable.io.rfReadAddr <> dispatch.io.readFpRf.map(_.addr) 140*3fae98acSYinan Xu fpBusyTable.io.pregRdy <> dispatch.io.fpPregRdy 141*3fae98acSYinan Xu for(i <- 0 until ReplayWidth){ 142*3fae98acSYinan Xu intBusyTable.io.replayPregs(i).valid := dispatch.io.replayPregReq(i).isInt 143*3fae98acSYinan Xu fpBusyTable.io.replayPregs(i).valid := dispatch.io.replayPregReq(i).isFp 144*3fae98acSYinan Xu intBusyTable.io.replayPregs(i).bits := dispatch.io.replayPregReq(i).preg 145*3fae98acSYinan Xu fpBusyTable.io.replayPregs(i).bits := dispatch.io.replayPregReq(i).preg 146*3fae98acSYinan Xu } 147*3fae98acSYinan Xu 1480412e00dSLinJiawei roq.io.memRedirect <> io.fromLsBlock.replay 1490412e00dSLinJiawei roq.io.brqRedirect <> brq.io.redirect 1500412e00dSLinJiawei roq.io.dp1Req <> dispatch.io.toRoq 1510412e00dSLinJiawei 1520412e00dSLinJiawei 1530412e00dSLinJiawei roq.io.exeWbResults.take(roqWbSize-1).zip( 1540412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 1550412e00dSLinJiawei ).foreach{ 1560412e00dSLinJiawei case(x, y) => 1570412e00dSLinJiawei x.bits := y.bits 1580412e00dSLinJiawei x.valid := y.valid && !y.bits.redirectValid 1590412e00dSLinJiawei } 1600412e00dSLinJiawei roq.io.exeWbResults.last := brq.io.out 1610412e00dSLinJiawei 1620412e00dSLinJiawei io.toIntBlock.redirect := redirect 1630412e00dSLinJiawei io.toFpBlock.redirect := redirect 1640412e00dSLinJiawei io.toLsBlock.redirect := redirect 1650412e00dSLinJiawei 1661c2588aaSYinan Xu // roq to int block 1671c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 1681c2588aaSYinan Xu io.roqio.exception.valid := roq.io.redirect.valid && roq.io.redirect.bits.isException 1691c2588aaSYinan Xu io.roqio.exception.bits := roq.io.exception 1701c2588aaSYinan Xu io.roqio.isInterrupt := roq.io.redirect.bits.isFlushPipe 1711c2588aaSYinan Xu // roq to mem block 1721c2588aaSYinan Xu io.roqio.roqDeqPtr := roq.io.roqDeqPtr 1731c2588aaSYinan Xu io.roqio.commits := roq.io.commits 1748921b337SYinan Xu} 175