1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3c6d43980SLemover* 4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8c6d43980SLemover* 9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12c6d43980SLemover* 13c6d43980SLemover* See the Mulan PSL v2 for more details. 14c6d43980SLemover***************************************************************************************/ 15c6d43980SLemover 168921b337SYinan Xupackage xiangshan.backend 178921b337SYinan Xu 182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 198921b337SYinan Xuimport chisel3._ 208921b337SYinan Xuimport chisel3.util._ 2121732575SYinan Xuimport utils._ 228921b337SYinan Xuimport xiangshan._ 23de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 248926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 258921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 268921b337SYinan Xuimport xiangshan.backend.exu._ 27ca93d428SLingrui98import xiangshan.frontend.{FtqRead, FtqToCtrlIO, FtqPtr} 283a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr} 29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 308921b337SYinan Xu 31f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 32f06ca0bfSLingrui98 val roq_commits = Vec(CommitWidth, Valid(new RoqCommitInfo)) 33f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 34f06ca0bfSLingrui98 val roqFlush = Valid(new Bundle { 35f06ca0bfSLingrui98 val ftqIdx = Output(new FtqPtr) 36f06ca0bfSLingrui98 val ftqOffset = Output(UInt(log2Up(PredictWidth).W)) 37f06ca0bfSLingrui98 }) 38f06ca0bfSLingrui98 39f06ca0bfSLingrui98 val loadReplay = Valid(new Redirect) 40f06ca0bfSLingrui98 val stage3Redirect = ValidIO(new Redirect) 41f06ca0bfSLingrui98} 42f06ca0bfSLingrui98 432225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 44f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 45dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 46884dbb3bSLinJiawei val io = IO(new Bundle() { 47dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 486c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 499ed972adSLinJiawei val flush = Input(Bool()) 50e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 51884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 52faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 53de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 54e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 55884dbb3bSLinJiawei }) 56884dbb3bSLinJiawei /* 57884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 58884dbb3bSLinJiawei | | | | | | | 59faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 6036d7aed5SLinJiawei | | 6136d7aed5SLinJiawei | | 6236d7aed5SLinJiawei | | Stage2 63884dbb3bSLinJiawei | | 64884dbb3bSLinJiawei redirect (flush backend) | 65884dbb3bSLinJiawei | | 66884dbb3bSLinJiawei === reg === | ======== 67884dbb3bSLinJiawei | | 68884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 69884dbb3bSLinJiawei | 70884dbb3bSLinJiawei redirect (send to frontend) 71884dbb3bSLinJiawei */ 72dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 73dfde261eSljw val redirect = new Redirect 74dfde261eSljw val valid = Bool() 75dfde261eSljw val idx = UInt(log2Up(n).W) 76dfde261eSljw } 77435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 78435a337cSYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx))) 79435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 80435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 81435a337cSYinan Xu else if (j == i) xs(i).valid 82435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 83435a337cSYinan Xu )).andR)) 84435a337cSYinan Xu resultOnehot 85dfde261eSljw } 86faf3cfa9SLinJiawei 87f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 88f06ca0bfSLingrui98 val stage1FtqReadPcs = 89de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 90f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 91f06ca0bfSLingrui98 } 92f7f707b0SLinJiawei 93dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 94dfde261eSljw val redirect = Wire(Valid(new Redirect)) 95dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 96dfde261eSljw redirect.bits := exuOut.bits.redirect 97dfde261eSljw redirect 98dfde261eSljw } 99dfde261eSljw 100dfde261eSljw val jumpOut = io.exuMispredict.head 101435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 102435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 103435a337cSYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush))) 104435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 1053a6496e9SYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 106435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 107dfde261eSljw 1086060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 109435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 110435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 111435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 112435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 113435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 114faf3cfa9SLinJiawei 115faf3cfa9SLinJiawei // stage1 -> stage2 11627c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 117faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 118faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 119faf3cfa9SLinJiawei 1203a6496e9SYinan Xu val s1_isReplay = s1_redirect_onehot.last 1213a6496e9SYinan Xu val s1_isJump = s1_redirect_onehot.head 122f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 123dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 124dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 125435a337cSYinan Xu val target = Mux(s1_isReplay, 12601f25297SLingrui98 real_pc, // repaly from itself 127dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 128dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1296060732cSLinJiawei snpc 130faf3cfa9SLinJiawei ) 131faf3cfa9SLinJiawei ) 1322b8b2e7aSWilliam Wang 133de169c67SWilliam Wang // get pc from ftq 134de169c67SWilliam Wang // valid only if redirect is caused by load violation 135de169c67SWilliam Wang // store_pc is used to update store set 136f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1372b8b2e7aSWilliam Wang 138de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 139de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 140de169c67SWilliam Wang // update wait table 141de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 142de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 143de169c67SWilliam Wang // update store set 144de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 145de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 146de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 147de169c67SWilliam Wang 148dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 149dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 150f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 151dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 152dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 153dfde261eSljw 154faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 155faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 156faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 157f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 158faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 159f06ca0bfSLingrui98 // stage3CfiUpdate.rasSp := s2_ftqRead.rasSp 160f06ca0bfSLingrui98 // stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop 161f06ca0bfSLingrui98 // stage3CfiUpdate.predHist := s2_ftqRead.predHist 162f06ca0bfSLingrui98 // stage3CfiUpdate.specCnt := s2_ftqRead.specCnt 163ca93d428SLingrui98 // stage3CfiUpdate.hist := s2_hist 164cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 165ca93d428SLingrui98 // stage3CfiUpdate.br_hit := s2_sawNotTakenBranch 166dfde261eSljw stage3CfiUpdate.target := s2_target 167faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 168faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 169884dbb3bSLinJiawei} 170884dbb3bSLinJiawei 1712225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 172f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1738921b337SYinan Xu val io = IO(new Bundle { 1745cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 175acd4a4e3SYinan Xu val enqIQ = Vec(exuParameters.CriticalExuCnt, DecoupledIO(new MicroOp)) 17668f95118SYinan Xu // from int block 17768f95118SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 17868f95118SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 17968f95118SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 18068f95118SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 18168f95118SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 18268f95118SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 18368f95118SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1841c2588aaSYinan Xu val roqio = new Bundle { 1851c2588aaSYinan Xu // to int block 1861c2588aaSYinan Xu val toCSR = new RoqCSRIO 1873a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1881c2588aaSYinan Xu // to mem block 18910aac6e7SWilliam Wang val lsq = new RoqLsqIO 1901c2588aaSYinan Xu } 1912b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 192edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 193edd6ddbcSwakafa val ctrlInfo = new Bundle { 194edd6ddbcSwakafa val roqFull = Input(Bool()) 195edd6ddbcSwakafa val intdqFull = Input(Bool()) 196edd6ddbcSwakafa val fpdqFull = Input(Bool()) 197edd6ddbcSwakafa val lsdqFull = Input(Bool()) 198edd6ddbcSwakafa } 199edd6ddbcSwakafa }) 2003a6496e9SYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 20168f95118SYinan Xu // redirect out 20268f95118SYinan Xu val redirect = ValidIO(new Redirect) 20368f95118SYinan Xu val flush = Output(Bool()) 20468f95118SYinan Xu val readIntRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 20568f95118SYinan Xu val readFpRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 20668f95118SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 20768f95118SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2088921b337SYinan Xu }) 2098921b337SYinan Xu 2108921b337SYinan Xu val decode = Module(new DecodeStage) 2118921b337SYinan Xu val rename = Module(new Rename) 212694b0180SLinJiawei val dispatch = Module(new Dispatch) 2133fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 2143fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 215884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2168921b337SYinan Xu 217884dbb3bSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 218694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 2198921b337SYinan Xu 220f06ca0bfSLingrui98 val stage2Redirect = redirectGen.io.stage2Redirect 221f06ca0bfSLingrui98 val stage3Redirect = redirectGen.io.stage3Redirect 2222d7c7105SYinan Xu val flush = roq.io.flushOut.valid 223bbd262adSLinJiawei val flushReg = RegNext(flush) 224faf3cfa9SLinJiawei 22568f95118SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 226dfde261eSljw val valid = x.valid && x.bits.redirectValid 227f06ca0bfSLingrui98 val killedByOlder = x.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg) 228dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 229dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 230dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 231dfde261eSljw delayed 232faf3cfa9SLinJiawei }) 233c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 23468f95118SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 2355cbe3dbdSLingrui98 !io.memoryViolation.bits.roqIdx.needFlush(stage2Redirect, flushReg), 236c1b37c81Sljw init = false.B 237c1b37c81Sljw ) 23868f95118SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 239f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 240f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 241dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 242c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 243bbd262adSLinJiawei redirectGen.io.flush := flushReg 2448921b337SYinan Xu 245884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 246e0d9a9f0SLingrui98 io.frontend.toFtq.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk 247e0d9a9f0SLingrui98 io.frontend.toFtq.roq_commits(i).bits := roq.io.commits.info(i) 248884dbb3bSLinJiawei } 249f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 250f06ca0bfSLingrui98 io.frontend.toFtq.roqFlush <> RegNext(roq.io.flushOut) 251f06ca0bfSLingrui98 io.frontend.toFtq.loadReplay <> loadReplay 252884dbb3bSLinJiawei 253f06ca0bfSLingrui98 val roqPcRead = io.frontend.fromFtq.getRoqFlushPcRead 254f06ca0bfSLingrui98 val flushPC = roqPcRead(roq.io.flushOut.bits.ftqIdx, roq.io.flushOut.bits.ftqOffset) 255884dbb3bSLinJiawei 2569ed972adSLinJiawei val flushRedirect = Wire(Valid(new Redirect)) 257bbd262adSLinJiawei flushRedirect.valid := flushReg 2589ed972adSLinJiawei flushRedirect.bits := DontCare 2599ed972adSLinJiawei flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush) 2609ed972adSLinJiawei flushRedirect.bits.interrupt := true.B 261ac5a5d53SLinJiawei flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid, 262ac5a5d53SLinJiawei io.roqio.toCSR.trapTarget, 263ac5a5d53SLinJiawei flushPC + 4.U // flush pipe 2649ed972adSLinJiawei ) 265c1b37c81Sljw val flushRedirectReg = Wire(Valid(new Redirect)) 266c1b37c81Sljw flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 267c1b37c81Sljw flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 2689ed972adSLinJiawei 269*3d3c4d0eSLingrui98 io.frontend.toFtq.stage3Redirect := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect) 27066bcc42fSYinan Xu 2718921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2722b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 273de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 274de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 275de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 276de169c67SWilliam Wang // decode.io.memPredUpdate <> io.toLsBlock.memPredUpdate 2772b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2782b8b2e7aSWilliam Wang 2798921b337SYinan Xu 280884dbb3bSLinJiawei val jumpInst = dispatch.io.enqIQCtrl(0).bits 281f06ca0bfSLingrui98 val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 28268f95118SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 283f06ca0bfSLingrui98 val jumpTargetRead = io.frontend.fromFtq.target_read 28468f95118SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 2850412e00dSLinJiawei 286b424051cSYinan Xu // pipeline between decode and dispatch 287b424051cSYinan Xu for (i <- 0 until RenameWidth) { 288884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 289*3d3c4d0eSLingrui98 flushReg || io.frontend.toFtq.stage3Redirect.valid) 290b424051cSYinan Xu } 2918921b337SYinan Xu 292f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 293bbd262adSLinJiawei rename.io.flush := flushReg 2948921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 2958921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 29699b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 297049559e7SYinan Xu rename.io.dispatchInfo <> dispatch.io.preDpInfo 298aac4464eSYinan Xu rename.io.csrCtrl <> RegNext(io.csrCtrl) 2998921b337SYinan Xu 300f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 301bbd262adSLinJiawei dispatch.io.flush := flushReg 30221b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 30368f95118SYinan Xu dispatch.io.enqLsq <> io.enqLsq 3043fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 3053fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 3061c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 3073fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 3083fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 3093fae98acSYinan Xu } 31068f95118SYinan Xu dispatch.io.enqIQCtrl := DontCare 311acd4a4e3SYinan Xu io.enqIQ <> dispatch.io.enqIQCtrl 312de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 31368f95118SYinan Xu dispatch.io.storeIssue <> io.stIn 31468f95118SYinan Xu dispatch.io.readIntRf <> io.readIntRf 31568f95118SYinan Xu dispatch.io.readFpRf <> io.readFpRf 3160412e00dSLinJiawei 317bbd262adSLinJiawei fpBusyTable.io.flush := flushReg 318bbd262adSLinJiawei intBusyTable.io.flush := flushReg 3193a6496e9SYinan Xu for((wb, setPhyRegRdy) <- io.writeback.take(NRIntWritePorts).zip(intBusyTable.io.wbPregs)){ 3201e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 3213fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3223fae98acSYinan Xu } 3233a6496e9SYinan Xu for((wb, setPhyRegRdy) <- io.writeback.drop(NRIntWritePorts).zip(fpBusyTable.io.wbPregs)){ 3243fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 3253fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3263fae98acSYinan Xu } 3278af95560SYinan Xu intBusyTable.io.read <> dispatch.io.readIntState 3288af95560SYinan Xu fpBusyTable.io.read <> dispatch.io.readFpState 3293fae98acSYinan Xu 330f06ca0bfSLingrui98 roq.io.redirect <> stage2Redirect 33168f95118SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 332c1b37c81Sljw for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) { 333f06ca0bfSLingrui98 roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(stage2Redirect, flushReg)) 334c1b37c81Sljw roq_wb.bits := RegNext(wb.bits) 335c1b37c81Sljw } 3360412e00dSLinJiawei 33768f95118SYinan Xu // TODO: is 'backendRedirect' necesscary? 3385cbe3dbdSLingrui98 io.redirect <> stage2Redirect 33968f95118SYinan Xu io.flush <> flushReg 34068f95118SYinan Xu io.debug_int_rat <> rename.io.debug_int_rat 34168f95118SYinan Xu io.debug_fp_rat <> rename.io.debug_fp_rat 3420412e00dSLinJiawei 34368f95118SYinan Xu// dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 34468f95118SYinan Xu// dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 3459916fbd7SYikeZhou 3461c2588aaSYinan Xu // roq to int block 3471c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 348edd6ddbcSwakafa io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr) 3492d7c7105SYinan Xu io.roqio.exception := roq.io.exception 3509ed972adSLinJiawei io.roqio.exception.bits.uop.cf.pc := flushPC 3511c2588aaSYinan Xu // roq to mem block 35210aac6e7SWilliam Wang io.roqio.lsq <> roq.io.lsq 353edd6ddbcSwakafa 354edd6ddbcSwakafa io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull) 355edd6ddbcSwakafa io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull) 356edd6ddbcSwakafa io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull) 357edd6ddbcSwakafa io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull) 3588921b337SYinan Xu} 359