xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 3aa6fb4d6db1422bd1d269f86a81ca7dff4cb48c)
124519898SXuan Hu/***************************************************************************************
224519898SXuan Hu * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
324519898SXuan Hu * Copyright (c) 2020-2021 Peng Cheng Laboratory
424519898SXuan Hu *
524519898SXuan Hu * XiangShan is licensed under Mulan PSL v2.
624519898SXuan Hu * You can use this software according to the terms and conditions of the Mulan PSL v2.
724519898SXuan Hu * You may obtain a copy of Mulan PSL v2 at:
824519898SXuan Hu *          http://license.coscl.org.cn/MulanPSL2
924519898SXuan Hu *
1024519898SXuan Hu * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1124519898SXuan Hu * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1224519898SXuan Hu * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1324519898SXuan Hu *
1424519898SXuan Hu * See the Mulan PSL v2 for more details.
1524519898SXuan Hu ***************************************************************************************/
1624519898SXuan Hu
1724519898SXuan Hupackage xiangshan.backend
1824519898SXuan Hu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2024519898SXuan Huimport chisel3._
2124519898SXuan Huimport chisel3.util._
2224519898SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
2324519898SXuan Huimport utility._
2424519898SXuan Huimport utils._
2524519898SXuan Huimport xiangshan.ExceptionNO._
2624519898SXuan Huimport xiangshan._
270a7d1d5cSxiaofeibaoimport xiangshan.backend.Bundles.{DecodedInst, DynInst, ExceptionInfo, ExuOutput, ExuVec, StaticInst, TrapInstInfo}
282326221cSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfoBundle, LsTopdownInfo, MemCtrl, RedirectGenerator}
290a7d1d5cSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{FpData, IntData, V0Data, VAddrData, VecData, VlData}
3024519898SXuan Huimport xiangshan.backend.decode.{DecodeStage, FusionDecoder}
3183ba63b3SXuan Huimport xiangshan.backend.dispatch.{CoreDispatchTopDownIO, Dispatch, DispatchQueue}
320a7d1d5cSxiaofeibaoimport xiangshan.backend.dispatch.NewDispatch
3324519898SXuan Huimport xiangshan.backend.fu.PFEvent
345110577fSZiyue Zhangimport xiangshan.backend.fu.vector.Bundles.{VType, Vl}
3515ed99a7SXuan Huimport xiangshan.backend.fu.wrapper.CSRToDecode
36870f462dSXuan Huimport xiangshan.backend.rename.{Rename, RenameTableWrapper, SnapshotGenerator}
3783ba63b3SXuan Huimport xiangshan.backend.rob.{Rob, RobCSRIO, RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
386ce10964SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, Ftq_RF_Components}
390a7d1d5cSxiaofeibaoimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
4015ed99a7SXuan Huimport xiangshan.backend.issue.{FpScheduler, IntScheduler, MemScheduler, VfScheduler}
414907ec88Schengguanghuiimport xiangshan.backend.trace._
4224519898SXuan Hu
4324519898SXuan Huclass CtrlToFtqIO(implicit p: Parameters) extends XSBundle {
4424519898SXuan Hu  val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo))
4524519898SXuan Hu  val redirect = Valid(new Redirect)
469342624fSGao-Zeyu  val ftqIdxAhead = Vec(BackendRedirectNum, Valid(new FtqPtr))
479342624fSGao-Zeyu  val ftqIdxSelOH = Valid(UInt((BackendRedirectNum).W))
4824519898SXuan Hu}
4924519898SXuan Hu
5024519898SXuan Huclass CtrlBlock(params: BackendParams)(implicit p: Parameters) extends LazyModule {
511ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
521ca4a39dSXuan Hu
5324519898SXuan Hu  val rob = LazyModule(new Rob(params))
5424519898SXuan Hu
5524519898SXuan Hu  lazy val module = new CtrlBlockImp(this)(p, params)
5624519898SXuan Hu
576f483f86SXuan Hu  val gpaMem = LazyModule(new GPAMem())
5824519898SXuan Hu}
5924519898SXuan Hu
6024519898SXuan Huclass CtrlBlockImp(
6124519898SXuan Hu  override val wrapper: CtrlBlock
6224519898SXuan Hu)(implicit
6324519898SXuan Hu  p: Parameters,
6424519898SXuan Hu  params: BackendParams
6524519898SXuan Hu) extends LazyModuleImp(wrapper)
6624519898SXuan Hu  with HasXSParameter
6724519898SXuan Hu  with HasCircularQueuePtrHelper
6824519898SXuan Hu  with HasPerfEvents
6985a8d7caSZehao Liu  with HasCriticalErrors
7024519898SXuan Hu{
7124519898SXuan Hu  val pcMemRdIndexes = new NamedIndexes(Seq(
7224519898SXuan Hu    "redirect"  -> 1,
7324519898SXuan Hu    "memPred"   -> 1,
7424519898SXuan Hu    "robFlush"  -> 1,
75c37914a4Sxiaofeibao    "bjuPc"     -> params.BrhCnt,
76c37914a4Sxiaofeibao    "bjuTarget" -> params.BrhCnt,
7724519898SXuan Hu    "load"      -> params.LduCnt,
78b133b458SXuan Hu    "hybrid"    -> params.HyuCnt,
794907ec88Schengguanghui    "store"     -> (if(EnableStorePrefetchSMS) params.StaCnt else 0),
804907ec88Schengguanghui    "trace"     -> TraceGroupNum
8124519898SXuan Hu  ))
8224519898SXuan Hu
8324519898SXuan Hu  private val numPcMemReadForExu = params.numPcReadPort
8424519898SXuan Hu  private val numPcMemRead = pcMemRdIndexes.maxIdx
8524519898SXuan Hu
8629dbac5aSsinsanction  // now pcMem read for exu is moved to PcTargetMem (OG0)
8724519898SXuan Hu  println(s"pcMem read num: $numPcMemRead")
8824519898SXuan Hu  println(s"pcMem read num for exu: $numPcMemReadForExu")
8924519898SXuan Hu
9024519898SXuan Hu  val io = IO(new CtrlBlockIO())
9124519898SXuan Hu
920a7d1d5cSxiaofeibao  val dispatch = Module(new NewDispatch)
936f483f86SXuan Hu  val gpaMem = wrapper.gpaMem.module
9424519898SXuan Hu  val decode = Module(new DecodeStage)
9524519898SXuan Hu  val fusionDecoder = Module(new FusionDecoder)
9624519898SXuan Hu  val rat = Module(new RenameTableWrapper)
9724519898SXuan Hu  val rename = Module(new Rename)
9824519898SXuan Hu  val redirectGen = Module(new RedirectGenerator)
999477429fSsinceforYy  private def hasRen: Boolean = true
1009477429fSsinceforYy  private val pcMem = Module(new SyncDataModuleTemplate(new Ftq_RF_Components, FtqSize, numPcMemRead, 1, "BackendPC", hasRen = hasRen))
10124519898SXuan Hu  private val rob = wrapper.rob.module
10224519898SXuan Hu  private val memCtrl = Module(new MemCtrl(params))
10324519898SXuan Hu
10424519898SXuan Hu  private val disableFusion = decode.io.csrCtrl.singlestep || !decode.io.csrCtrl.fusion_enable
10524519898SXuan Hu
10624519898SXuan Hu  private val s0_robFlushRedirect = rob.io.flushOut
10724519898SXuan Hu  private val s1_robFlushRedirect = Wire(Valid(new Redirect))
1085f8b6c9eSsinceforYy  s1_robFlushRedirect.valid := GatedValidRegNext(s0_robFlushRedirect.valid, false.B)
10924519898SXuan Hu  s1_robFlushRedirect.bits := RegEnable(s0_robFlushRedirect.bits, s0_robFlushRedirect.valid)
11024519898SXuan Hu
1119477429fSsinceforYy  pcMem.io.ren.get(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.valid
11224519898SXuan Hu  pcMem.io.raddr(pcMemRdIndexes("robFlush").head) := s0_robFlushRedirect.bits.ftqIdx.value
113a2fa0ad9Sxiaofeibao  private val s1_robFlushPc = pcMem.io.rdata(pcMemRdIndexes("robFlush").head).startAddr + (RegEnable(s0_robFlushRedirect.bits.ftqOffset, s0_robFlushRedirect.valid) << instOffsetBits)
11424519898SXuan Hu  private val s3_redirectGen = redirectGen.io.stage2Redirect
11524519898SXuan Hu  private val s1_s3_redirect = Mux(s1_robFlushRedirect.valid, s1_robFlushRedirect, s3_redirectGen)
11624519898SXuan Hu  private val s2_s4_pendingRedirectValid = RegInit(false.B)
11724519898SXuan Hu  when (s1_s3_redirect.valid) {
11824519898SXuan Hu    s2_s4_pendingRedirectValid := true.B
1195f8b6c9eSsinceforYy  }.elsewhen (GatedValidRegNext(io.frontend.toFtq.redirect.valid)) {
12024519898SXuan Hu    s2_s4_pendingRedirectValid := false.B
12124519898SXuan Hu  }
12224519898SXuan Hu
12324519898SXuan Hu  // Redirect will be RegNext at ExuBlocks and IssueBlocks
12424519898SXuan Hu  val s2_s4_redirect = RegNextWithEnable(s1_s3_redirect)
12524519898SXuan Hu  val s3_s5_redirect = RegNextWithEnable(s2_s4_redirect)
12624519898SXuan Hu
12724519898SXuan Hu  private val delayedNotFlushedWriteBack = io.fromWB.wbData.map(x => {
12824519898SXuan Hu    val valid = x.valid
12954c6d89dSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
13024519898SXuan Hu    val delayed = Wire(Valid(new ExuOutput(x.bits.params)))
1315f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
13224519898SXuan Hu    delayed.bits := RegEnable(x.bits, x.valid)
13396e858baSXuan Hu    delayed.bits.debugInfo.writebackTime := GTimer()
13424519898SXuan Hu    delayed
13583ba63b3SXuan Hu  }).toSeq
136bd5909d0Sxiaofeibao-xjtu  private val delayedWriteBack = Wire(chiselTypeOf(io.fromWB.wbData))
137bd5909d0Sxiaofeibao-xjtu  delayedWriteBack.zipWithIndex.map{ case (x,i) =>
138bd5909d0Sxiaofeibao-xjtu    x.valid := GatedValidRegNext(io.fromWB.wbData(i).valid)
139bd5909d0Sxiaofeibao-xjtu    x.bits := delayedNotFlushedWriteBack(i).bits
140bd5909d0Sxiaofeibao-xjtu  }
141571677c9Sxiaofeibao-xjtu  val delayedNotFlushedWriteBackNeedFlush = Wire(Vec(params.allExuParams.filter(_.needExceptionGen).length, Bool()))
142571677c9Sxiaofeibao-xjtu  delayedNotFlushedWriteBackNeedFlush := delayedNotFlushedWriteBack.filter(_.bits.params.needExceptionGen).map{ x =>
143571677c9Sxiaofeibao-xjtu    x.bits.exceptionVec.get.asUInt.orR || x.bits.flushPipe.getOrElse(false.B) || x.bits.replay.getOrElse(false.B) ||
1447e0f64b0SGuanghui Cheng      (if (x.bits.trigger.nonEmpty) TriggerAction.isDmode(x.bits.trigger.get) else false.B)
145571677c9Sxiaofeibao-xjtu  }
14624519898SXuan Hu
14785f51ecaSxiaofeibao-xjtu  val wbDataNoStd = io.fromWB.wbData.filter(!_.bits.params.hasStdFu)
14847c01b71Sxiaofeibao-xjtu  val intScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[IntScheduler])
1495e7a1fcaSxiaofeibao  val fpScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[FpScheduler])
15047c01b71Sxiaofeibao-xjtu  val vfScheWbData = io.fromWB.wbData.filter(_.bits.params.schdType.isInstanceOf[VfScheduler])
151618b89e6Slewislzh  val intCanCompress = intScheWbData.filter(_.bits.params.CanCompress)
152618b89e6Slewislzh  val i2vWbData = intScheWbData.filter(_.bits.params.writeVecRf)
153618b89e6Slewislzh  val f2vWbData = fpScheWbData.filter(_.bits.params.writeVecRf)
15447c01b71Sxiaofeibao-xjtu  val memVloadWbData = io.fromWB.wbData.filter(x => x.bits.params.schdType.isInstanceOf[MemScheduler] && x.bits.params.hasVLoadFu)
15585f51ecaSxiaofeibao-xjtu  private val delayedNotFlushedWriteBackNums = wbDataNoStd.map(x => {
15685f51ecaSxiaofeibao-xjtu    val valid = x.valid
15785f51ecaSxiaofeibao-xjtu    val killedByOlder = x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
15885f51ecaSxiaofeibao-xjtu    val delayed = Wire(Valid(UInt(io.fromWB.wbData.size.U.getWidth.W)))
1595f8b6c9eSsinceforYy    delayed.valid := GatedValidRegNext(valid && !killedByOlder)
160618b89e6Slewislzh    val isIntSche = intCanCompress.contains(x)
1615e7a1fcaSxiaofeibao    val isFpSche = fpScheWbData.contains(x)
16247c01b71Sxiaofeibao-xjtu    val isVfSche = vfScheWbData.contains(x)
16347c01b71Sxiaofeibao-xjtu    val isMemVload = memVloadWbData.contains(x)
164618b89e6Slewislzh    val isi2v = i2vWbData.contains(x)
165618b89e6Slewislzh    val isf2v = f2vWbData.contains(x)
166618b89e6Slewislzh    val canSameRobidxWbData = if(isVfSche) {
167618b89e6Slewislzh      i2vWbData ++ f2vWbData ++ vfScheWbData
168618b89e6Slewislzh    } else if(isi2v) {
169618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
170618b89e6Slewislzh    } else if (isf2v) {
171618b89e6Slewislzh      intCanCompress ++ fpScheWbData ++ vfScheWbData
172618b89e6Slewislzh    } else if (isIntSche) {
173618b89e6Slewislzh      intCanCompress ++ fpScheWbData
1745e7a1fcaSxiaofeibao    } else if (isFpSche) {
175618b89e6Slewislzh      intCanCompress ++ fpScheWbData
17647c01b71Sxiaofeibao-xjtu    }  else if (isMemVload) {
17747c01b71Sxiaofeibao-xjtu      memVloadWbData
17847c01b71Sxiaofeibao-xjtu    } else {
17947c01b71Sxiaofeibao-xjtu      Seq(x)
18047c01b71Sxiaofeibao-xjtu    }
18147c01b71Sxiaofeibao-xjtu    val sameRobidxBools = VecInit(canSameRobidxWbData.map( wb => {
18285f51ecaSxiaofeibao-xjtu      val killedByOlderThat = wb.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect, s3_s5_redirect))
18385f51ecaSxiaofeibao-xjtu      (wb.bits.robIdx === x.bits.robIdx) && wb.valid && x.valid && !killedByOlderThat && !killedByOlder
18485f51ecaSxiaofeibao-xjtu    }).toSeq)
18541dbbdfdSsinceforYy    delayed.bits := RegEnable(PopCount(sameRobidxBools), x.valid)
18685f51ecaSxiaofeibao-xjtu    delayed
18785f51ecaSxiaofeibao-xjtu  }).toSeq
18885f51ecaSxiaofeibao-xjtu
18924519898SXuan Hu  private val exuPredecode = VecInit(
19054c6d89dSxiaofeibao-xjtu    io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.predecodeInfo.get).toSeq
19124519898SXuan Hu  )
19224519898SXuan Hu
19354c6d89dSxiaofeibao-xjtu  private val exuRedirects: Seq[ValidIO[Redirect]] = io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => {
19451aa1b60Sxiaofeibao-xjtu    val hasCSR = x.bits.params.hasCSR
19524519898SXuan Hu    val out = Wire(Valid(new Redirect()))
19654c6d89dSxiaofeibao-xjtu    out.valid := x.valid && x.bits.redirect.get.valid && x.bits.redirect.get.bits.cfiUpdate.isMisPred && !x.bits.robIdx.needFlush(Seq(s1_s3_redirect, s2_s4_redirect))
19724519898SXuan Hu    out.bits := x.bits.redirect.get.bits
198a63155a6SXuan Hu    out.bits.debugIsCtrl := true.B
199a63155a6SXuan Hu    out.bits.debugIsMemVio := false.B
2007da4513bSxiaofeibao    // for fix timing, next cycle assgin
20151aa1b60Sxiaofeibao-xjtu    if (!hasCSR) {
2027da4513bSxiaofeibao      out.bits.cfiUpdate.backendIAF := false.B
2037da4513bSxiaofeibao      out.bits.cfiUpdate.backendIPF := false.B
2047da4513bSxiaofeibao      out.bits.cfiUpdate.backendIGPF := false.B
20551aa1b60Sxiaofeibao-xjtu    }
20624519898SXuan Hu    out
20783ba63b3SXuan Hu  }).toSeq
20854c6d89dSxiaofeibao-xjtu  private val oldestOneHot = Redirect.selectOldestRedirect(exuRedirects)
20951aa1b60Sxiaofeibao-xjtu  private val CSROH = VecInit(io.fromWB.wbData.filter(_.bits.redirect.nonEmpty).map(x => x.bits.params.hasCSR.B))
21051aa1b60Sxiaofeibao-xjtu  private val oldestExuRedirectIsCSR = oldestOneHot === CSROH
21154c6d89dSxiaofeibao-xjtu  private val oldestExuRedirect = Mux1H(oldestOneHot, exuRedirects)
21254c6d89dSxiaofeibao-xjtu  private val oldestExuPredecode = Mux1H(oldestOneHot, exuPredecode)
21324519898SXuan Hu
21424519898SXuan Hu  private val memViolation = io.fromMem.violation
21524519898SXuan Hu  val loadReplay = Wire(ValidIO(new Redirect))
21654c6d89dSxiaofeibao-xjtu  loadReplay.valid := GatedValidRegNext(memViolation.valid)
21724519898SXuan Hu  loadReplay.bits := RegEnable(memViolation.bits, memViolation.valid)
218a63155a6SXuan Hu  loadReplay.bits.debugIsCtrl := false.B
219a63155a6SXuan Hu  loadReplay.bits.debugIsMemVio := true.B
22024519898SXuan Hu
22154c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("redirect").head) := memViolation.valid
22254c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("redirect").head) := memViolation.bits.ftqIdx.value
22354c6d89dSxiaofeibao-xjtu  pcMem.io.ren.get(pcMemRdIndexes("memPred").head) := memViolation.valid
22454c6d89dSxiaofeibao-xjtu  pcMem.io.raddr(pcMemRdIndexes("memPred").head) := memViolation.bits.stFtqIdx.value
225a2fa0ad9Sxiaofeibao  redirectGen.io.memPredPcRead.data := pcMem.io.rdata(pcMemRdIndexes("memPred").head).startAddr + (RegEnable(memViolation.bits.stFtqOffset, memViolation.valid) << instOffsetBits)
22624519898SXuan Hu
227c37914a4Sxiaofeibao  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuPc").zipWithIndex) {
228c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
229c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value
230c37914a4Sxiaofeibao    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(i)
231c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
232c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
233a2fa0ad9Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathPC(i) := pcMem.io.rdata(pcMemIdx).startAddr
234c37914a4Sxiaofeibao  }
235c37914a4Sxiaofeibao
236f56a77d4Sxiaofeibao  val newestEn = RegNext(io.frontend.fromFtq.newest_entry_en)
237f56a77d4Sxiaofeibao  val newestTarget = RegEnable(io.frontend.fromFtq.newest_entry_target, io.frontend.fromFtq.newest_entry_en)
238f56a77d4Sxiaofeibao  val newestPtr = RegEnable(io.frontend.fromFtq.newest_entry_ptr, io.frontend.fromFtq.newest_entry_en)
239f56a77d4Sxiaofeibao  val newestTargetNext = RegEnable(newestTarget, newestEn)
240c37914a4Sxiaofeibao  for ((pcMemIdx, i) <- pcMemRdIndexes("bjuTarget").zipWithIndex) {
241c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(i)
242f56a77d4Sxiaofeibao    val baseAddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value
243c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(i).value + 1.U
244c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
245c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
246f56a77d4Sxiaofeibao    val needNewest = RegNext(baseAddr === newestPtr.value)
247f56a77d4Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathTargetPC(i) := Mux(needNewest, newestTargetNext, pcMem.io.rdata(pcMemIdx).startAddr)
248c37914a4Sxiaofeibao  }
249c37914a4Sxiaofeibao
250c37914a4Sxiaofeibao  val baseIdx = params.BrhCnt
25124519898SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("load").zipWithIndex) {
2528241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
253c37914a4Sxiaofeibao    val ren = io.toDataPath.pcToDataPathIO.fromDataPathValid(baseIdx+i)
254c37914a4Sxiaofeibao    val raddr = io.toDataPath.pcToDataPathIO.fromDataPathFtqPtr(baseIdx+i).value
255c37914a4Sxiaofeibao    val roffset = io.toDataPath.pcToDataPathIO.fromDataPathFtqOffset(baseIdx+i)
256c37914a4Sxiaofeibao    pcMem.io.ren.get(pcMemIdx) := ren
257c37914a4Sxiaofeibao    pcMem.io.raddr(pcMemIdx) := raddr
258a2fa0ad9Sxiaofeibao    io.toDataPath.pcToDataPathIO.toDataPathPC(baseIdx+i) := pcMem.io.rdata(pcMemIdx).startAddr
25924519898SXuan Hu  }
26024519898SXuan Hu
261b133b458SXuan Hu  for ((pcMemIdx, i) <- pcMemRdIndexes("hybrid").zipWithIndex) {
2628241cb85SXuan Hu    // load read pcMem (s0) -> get rdata (s1) -> reg next in Memblock (s2) -> reg next in Memblock (s3) -> consumed by pf (s3)
26354c6d89dSxiaofeibao-xjtu    pcMem.io.ren.get(pcMemIdx) := io.memHyPcRead(i).valid
264b133b458SXuan Hu    pcMem.io.raddr(pcMemIdx) := io.memHyPcRead(i).ptr.value
265a2fa0ad9Sxiaofeibao    io.memHyPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memHyPcRead(i).offset, io.memHyPcRead(i).valid) << instOffsetBits)
266b133b458SXuan Hu  }
267b133b458SXuan Hu
2684b0d80d8SXuan Hu  if (EnableStorePrefetchSMS) {
2694b0d80d8SXuan Hu    for ((pcMemIdx, i) <- pcMemRdIndexes("store").zipWithIndex) {
27054c6d89dSxiaofeibao-xjtu      pcMem.io.ren.get(pcMemIdx) := io.memStPcRead(i).valid
2714b0d80d8SXuan Hu      pcMem.io.raddr(pcMemIdx) := io.memStPcRead(i).ptr.value
272a2fa0ad9Sxiaofeibao      io.memStPcRead(i).data := pcMem.io.rdata(pcMemIdx).startAddr + (RegEnable(io.memStPcRead(i).offset, io.memStPcRead(i).valid) << instOffsetBits)
2734b0d80d8SXuan Hu    }
2744b0d80d8SXuan Hu  } else {
27583ba63b3SXuan Hu    io.memStPcRead.foreach(_.data := 0.U)
2764b0d80d8SXuan Hu  }
2774b0d80d8SXuan Hu
2784907ec88Schengguanghui  /**
2794907ec88Schengguanghui   * trace begin
2804907ec88Schengguanghui   */
2814907ec88Schengguanghui  val trace = Module(new Trace)
282c308d936Schengguanghui  trace.io.in.fromEncoder.stall  := io.traceCoreInterface.fromEncoder.stall
283c308d936Schengguanghui  trace.io.in.fromEncoder.enable := io.traceCoreInterface.fromEncoder.enable
284c308d936Schengguanghui  trace.io.in.fromRob            := rob.io.trace.traceCommitInfo
285c308d936Schengguanghui  rob.io.trace.blockCommit       := trace.io.out.blockRobCommit
286fd448a9dSchengguanghui  val tracePcStart = Wire(Vec(TraceGroupNum, UInt(IaddrWidth.W)))
2874907ec88Schengguanghui  for ((pcMemIdx, i) <- pcMemRdIndexes("trace").zipWithIndex) {
288c308d936Schengguanghui    val traceValid = trace.toPcMem.blocks(i).valid
2894907ec88Schengguanghui    pcMem.io.ren.get(pcMemIdx) := traceValid
290c308d936Schengguanghui    pcMem.io.raddr(pcMemIdx) := trace.toPcMem.blocks(i).bits.ftqIdx.get.value
291fd448a9dSchengguanghui    tracePcStart(i) := pcMem.io.rdata(pcMemIdx).startAddr
2924907ec88Schengguanghui  }
2934907ec88Schengguanghui
2948cbf000bSchengguanghui  // Trap/Xret only occur in block(0).
295c308d936Schengguanghui  val tracePriv = Mux(Itype.isTrapOrXret(trace.toEncoder.blocks(0).bits.tracePipe.itype),
296c308d936Schengguanghui    io.fromCSR.traceCSR.lastPriv,
297c308d936Schengguanghui    io.fromCSR.traceCSR.currentPriv
298c308d936Schengguanghui  )
2993ad9f3ddSchengguanghui  io.traceCoreInterface.toEncoder.trap.cause := io.fromCSR.traceCSR.cause.asUInt
3003ad9f3ddSchengguanghui  io.traceCoreInterface.toEncoder.trap.tval  := io.fromCSR.traceCSR.tval.asUInt
301c308d936Schengguanghui  io.traceCoreInterface.toEncoder.priv       := tracePriv
3023ad9f3ddSchengguanghui  (0 until TraceGroupNum).foreach(i => {
3033ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).valid := trace.io.out.toEncoder.blocks(i).valid
304fd448a9dSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.iaddr := tracePcStart(i)
305fd448a9dSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.ftqOffset.foreach(_ := trace.io.out.toEncoder.blocks(i).bits.ftqOffset.getOrElse(0.U))
3063ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.itype := trace.io.out.toEncoder.blocks(i).bits.tracePipe.itype
3073ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.iretire := trace.io.out.toEncoder.blocks(i).bits.tracePipe.iretire
3083ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.groups(i).bits.ilastsize := trace.io.out.toEncoder.blocks(i).bits.tracePipe.ilastsize
3093ad9f3ddSchengguanghui  })
3104907ec88Schengguanghui  /**
3114907ec88Schengguanghui   * trace end
3124907ec88Schengguanghui   */
3134907ec88Schengguanghui
3144907ec88Schengguanghui
31524519898SXuan Hu  redirectGen.io.hartId := io.fromTop.hartId
31654c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.valid := GatedValidRegNext(oldestExuRedirect.valid)
31754c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuRedirect.bits := RegEnable(oldestExuRedirect.bits, oldestExuRedirect.valid)
31851aa1b60Sxiaofeibao-xjtu  redirectGen.io.oldestExuRedirectIsCSR := RegEnable(oldestExuRedirectIsCSR, oldestExuRedirect.valid)
3197da4513bSxiaofeibao  redirectGen.io.instrAddrTransType := RegNext(io.fromCSR.instrAddrTransType)
32054c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode.valid := GatedValidRegNext(oldestExuPredecode.valid)
32154c6d89dSxiaofeibao-xjtu  redirectGen.io.oldestExuOutPredecode := RegEnable(oldestExuPredecode, oldestExuPredecode.valid)
32224519898SXuan Hu  redirectGen.io.loadReplay <> loadReplay
323a2fa0ad9Sxiaofeibao  val loadRedirectOffset = Mux(memViolation.bits.flushItself(), 0.U, Mux(memViolation.bits.isRVC, 2.U, 4.U))
324a2fa0ad9Sxiaofeibao  val loadRedirectPcFtqOffset = RegEnable((memViolation.bits.ftqOffset << instOffsetBits).asUInt +& loadRedirectOffset, memViolation.valid)
325a2fa0ad9Sxiaofeibao  val loadRedirectPcRead = pcMem.io.rdata(pcMemRdIndexes("redirect").head).startAddr + loadRedirectPcFtqOffset
326a2fa0ad9Sxiaofeibao
32754c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.pc := loadRedirectPcRead
328a2fa0ad9Sxiaofeibao  val load_target = loadRedirectPcRead
32954c6d89dSxiaofeibao-xjtu  redirectGen.io.loadReplay.bits.cfiUpdate.target := load_target
33024519898SXuan Hu
33154c6d89dSxiaofeibao-xjtu  redirectGen.io.robFlush := s1_robFlushRedirect
33224519898SXuan Hu
333ff7f931dSXuan Hu  val s5_flushFromRobValidAhead = DelayN(s1_robFlushRedirect.valid, 4)
3345f8b6c9eSsinceforYy  val s6_flushFromRobValid = GatedValidRegNext(s5_flushFromRobValidAhead)
33524519898SXuan Hu  val frontendFlushBits = RegEnable(s1_robFlushRedirect.bits, s1_robFlushRedirect.valid) // ??
33624519898SXuan Hu  // When ROB commits an instruction with a flush, we notify the frontend of the flush without the commit.
33724519898SXuan Hu  // Flushes to frontend may be delayed by some cycles and commit before flush causes errors.
33824519898SXuan Hu  // Thus, we make all flush reasons to behave the same as exceptions for frontend.
33924519898SXuan Hu  for (i <- 0 until CommitWidth) {
34024519898SXuan Hu    // why flushOut: instructions with flushPipe are not commited to frontend
34124519898SXuan Hu    // If we commit them to frontend, it will cause flush after commit, which is not acceptable by frontend.
34224519898SXuan Hu    val s1_isCommit = rob.io.commits.commitValid(i) && rob.io.commits.isCommit && !s0_robFlushRedirect.valid
3435f8b6c9eSsinceforYy    io.frontend.toFtq.rob_commits(i).valid := GatedValidRegNext(s1_isCommit)
34424519898SXuan Hu    io.frontend.toFtq.rob_commits(i).bits := RegEnable(rob.io.commits.info(i), s1_isCommit)
34524519898SXuan Hu  }
346ff7f931dSXuan Hu  io.frontend.toFtq.redirect.valid := s6_flushFromRobValid || s3_redirectGen.valid
347ff7f931dSXuan Hu  io.frontend.toFtq.redirect.bits := Mux(s6_flushFromRobValid, frontendFlushBits, s3_redirectGen.bits)
348ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.valid := s6_flushFromRobValid || redirectGen.io.stage2Redirect.valid
349ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxSelOH.bits := Cat(s6_flushFromRobValid, redirectGen.io.stage2oldestOH & Fill(NumRedirect + 1, !s6_flushFromRobValid))
3509342624fSGao-Zeyu
35154c6d89dSxiaofeibao-xjtu  //jmp/brh, sel oldest first, only use one read port
35254c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).valid := RegNext(oldestExuRedirect.valid) && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
35354c6d89dSxiaofeibao-xjtu  io.frontend.toFtq.ftqIdxAhead(0).bits := RegEnable(oldestExuRedirect.bits.ftqIdx, oldestExuRedirect.valid)
3549342624fSGao-Zeyu  //loadreplay
355ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).valid := loadReplay.valid && !s1_robFlushRedirect.valid && !s5_flushFromRobValidAhead
3569342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead(NumRedirect).bits := loadReplay.bits.ftqIdx
3579342624fSGao-Zeyu  //exception
358ff7f931dSXuan Hu  io.frontend.toFtq.ftqIdxAhead.last.valid := s5_flushFromRobValidAhead
3599342624fSGao-Zeyu  io.frontend.toFtq.ftqIdxAhead.last.bits := frontendFlushBits.ftqIdx
36005cc2a4eSXuan Hu
36124519898SXuan Hu  // Be careful here:
36224519898SXuan Hu  // T0: rob.io.flushOut, s0_robFlushRedirect
36324519898SXuan Hu  // T1: s1_robFlushRedirect, rob.io.exception.valid
36424519898SXuan Hu  // T2: csr.redirect.valid
36524519898SXuan Hu  // T3: csr.exception.valid
36624519898SXuan Hu  // T4: csr.trapTarget
36724519898SXuan Hu  // T5: ctrlBlock.trapTarget
36824519898SXuan Hu  // T6: io.frontend.toFtq.stage2Redirect.valid
36924519898SXuan Hu  val s2_robFlushPc = RegEnable(Mux(s1_robFlushRedirect.bits.flushItself(),
37024519898SXuan Hu    s1_robFlushPc, // replay inst
371870f462dSXuan Hu    s1_robFlushPc + Mux(s1_robFlushRedirect.bits.isRVC, 2.U, 4.U) // flush pipe
37224519898SXuan Hu  ), s1_robFlushRedirect.valid)
37324519898SXuan Hu  private val s5_csrIsTrap = DelayN(rob.io.exception.valid, 4)
374dcdd1406SXuan Hu  private val s5_trapTargetFromCsr = io.robio.csr.trapTarget
37524519898SXuan Hu
376c1b28b66STang Haojin  val flushTarget = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.pc, s2_robFlushPc)
377c1b28b66STang Haojin  val s5_trapTargetIAF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIAF, false.B)
378c1b28b66STang Haojin  val s5_trapTargetIPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIPF, false.B)
379c1b28b66STang Haojin  val s5_trapTargetIGPF = Mux(s5_csrIsTrap, s5_trapTargetFromCsr.raiseIGPF, false.B)
380ff7f931dSXuan Hu  when (s6_flushFromRobValid) {
38124519898SXuan Hu    io.frontend.toFtq.redirect.bits.level := RedirectLevel.flush
38274f21f21SsinceforYy    io.frontend.toFtq.redirect.bits.cfiUpdate.target := RegEnable(flushTarget, s5_flushFromRobValidAhead)
383c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIAF := RegEnable(s5_trapTargetIAF, s5_flushFromRobValidAhead)
384c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIPF := RegEnable(s5_trapTargetIPF, s5_flushFromRobValidAhead)
385c1b28b66STang Haojin    io.frontend.toFtq.redirect.bits.cfiUpdate.backendIGPF := RegEnable(s5_trapTargetIGPF, s5_flushFromRobValidAhead)
38624519898SXuan Hu  }
38724519898SXuan Hu
3886f483f86SXuan Hu  for (i <- 0 until DecodeWidth) {
3896f483f86SXuan Hu    gpaMem.io.fromIFU := io.frontend.fromIfu
3906f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.valid := rob.io.readGPAMemAddr.valid
3916f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqPtr := rob.io.readGPAMemAddr.bits.ftqPtr
3926f483f86SXuan Hu    gpaMem.io.exceptionReadAddr.bits.ftqOffset := rob.io.readGPAMemAddr.bits.ftqOffset
3936f483f86SXuan Hu  }
3946f483f86SXuan Hu
39524519898SXuan Hu  // vtype commit
39615ed99a7SXuan Hu  decode.io.fromCSR := io.fromCSR.toDecode
397d275ad0eSZiyue Zhang  decode.io.fromRob.isResumeVType := rob.io.toDecode.isResumeVType
398d275ad0eSZiyue Zhang  decode.io.fromRob.walkToArchVType := rob.io.toDecode.walkToArchVType
399d275ad0eSZiyue Zhang  decode.io.fromRob.commitVType := rob.io.toDecode.commitVType
400d275ad0eSZiyue Zhang  decode.io.fromRob.walkVType := rob.io.toDecode.walkVType
40124519898SXuan Hu
402e25c13faSXuan Hu  decode.io.redirect := s1_s3_redirect.valid || s2_s4_pendingRedirectValid
40324519898SXuan Hu
404d19fa3e9Sxiaofeibao-xjtu  // add decode Buf for in.ready better timing
405f7fe02a8Sjunxiong-ji  /**
406f7fe02a8Sjunxiong-ji   * Decode buffer: when decode.io.in cannot accept all insts, use this buffer to temporarily store insts that cannot
407f7fe02a8Sjunxiong-ji   * be sent to DecodeStage.
408f7fe02a8Sjunxiong-ji   *
409f7fe02a8Sjunxiong-ji   * Decode buffer is a "DecodeWidth"-element long register Vector of StaticInst (in decodeBufBits), with valid signals
410f7fe02a8Sjunxiong-ji   * (in decodeBufValid). At the same time, fetch insts input from frontend and their valid bits. All valid elements
411f7fe02a8Sjunxiong-ji   * in these two vector of insts are at the beginning, with all invalid vector elements followed.
412f7fe02a8Sjunxiong-ji   *
413f7fe02a8Sjunxiong-ji   * After dealing with redirection, try to use all insts in decode buffer to fulfill decoder.io.in. If decode buffer
414f7fe02a8Sjunxiong-ji   * has no valid insts, use insts from frontend to supply decoder.
415f7fe02a8Sjunxiong-ji   */
416f7fe02a8Sjunxiong-ji
417f7fe02a8Sjunxiong-ji  /** Insts to be decoded, Registers in vector of DecodeWidth */
418d19fa3e9Sxiaofeibao-xjtu  val decodeBufBits = Reg(Vec(DecodeWidth, new StaticInst))
419f7fe02a8Sjunxiong-ji
420f7fe02a8Sjunxiong-ji  /** Valid receiving signals of instructions to be decoded, Registers in vector of DecodeWidth */
421d19fa3e9Sxiaofeibao-xjtu  val decodeBufValid = RegInit(VecInit(Seq.fill(DecodeWidth)(false.B)))
422f7fe02a8Sjunxiong-ji
423f7fe02a8Sjunxiong-ji  /** Insts input from frontend, in vector of DecodeWidth */
424d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontend = io.frontend.cfVec
425f7fe02a8Sjunxiong-ji
426f7fe02a8Sjunxiong-ji  /** Insts in buffer that is not ready but valid in decodeBufValid */
427d19fa3e9Sxiaofeibao-xjtu  val decodeBufNotAccept = VecInit(decodeBufValid.zip(decode.io.in).map(x => x._1 && !x._2.ready))
428f7fe02a8Sjunxiong-ji
429f7fe02a8Sjunxiong-ji  /** Number of insts in decode buffer that is accepted. All accepted insts are before the first unaccepted one. */
430d19fa3e9Sxiaofeibao-xjtu  val decodeBufAcceptNum = PriorityMuxDefault(decodeBufNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
431f7fe02a8Sjunxiong-ji
432f7fe02a8Sjunxiong-ji  /** Input valid insts from frontend that is not ready to be accepted, or decoder prefer insts in decode buffer */
433d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendNotAccept = VecInit(decodeFromFrontend.zip(decode.io.in).map(x => decodeBufValid(0) || x._1.valid && !x._2.ready))
434f7fe02a8Sjunxiong-ji
435f7fe02a8Sjunxiong-ji  /** Number of input insts that is accepted.
436f7fe02a8Sjunxiong-ji   * All accepted insts are before the first unaccepted one. */
437d19fa3e9Sxiaofeibao-xjtu  val decodeFromFrontendAcceptNum = PriorityMuxDefault(decodeFromFrontendNotAccept.zip(Seq.tabulate(DecodeWidth)(i => i.U)), DecodeWidth.U)
438f7fe02a8Sjunxiong-ji
439d19fa3e9Sxiaofeibao-xjtu  if (backendParams.debugEn) {
440d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufNotAccept)
441d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeBufAcceptNum)
442d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendNotAccept)
443d19fa3e9Sxiaofeibao-xjtu    dontTouch(decodeFromFrontendAcceptNum)
444d19fa3e9Sxiaofeibao-xjtu  }
445f7fe02a8Sjunxiong-ji
446f7fe02a8Sjunxiong-ji  /**
447f7fe02a8Sjunxiong-ji   * State machine of "decodeBufValid(i)":
448f7fe02a8Sjunxiong-ji   *   redirect || decodeBufValid(i) is the last accepted instr in decodeBuf:
449f7fe02a8Sjunxiong-ji   *     false
450f7fe02a8Sjunxiong-ji   *   decodeBufValid(i) is true, decodeBufNotAccept.drop(i) has some true signals
451f7fe02a8Sjunxiong-ji   *     (decodeBufAcceptNum > DecodeWidth-1-i) ? false
452f7fe02a8Sjunxiong-ji   *                                     if not : decodeBufValid(i+decodeBufAcceptNum)
453f7fe02a8Sjunxiong-ji   *     Pop "decodeBufAcceptNum" insts out of the decodeBufValid, and move others forward
454f7fe02a8Sjunxiong-ji   *   decodeBufValid(0) is false, decodeFromFrontendNotAccept.drop(i) has some true signals
455f7fe02a8Sjunxiong-ji   *     (decodeFromFrontendAcceptNum > DecodeWidth-1-i) ? false
456f7fe02a8Sjunxiong-ji   *                                              if not : decodeFromFrontend(i+decodeFromFrontendAcceptNum).valid
457f7fe02a8Sjunxiong-ji   *     Get first "decodeFromFrontendAcceptNum" insts from decodeFromFrontend, and move others to decodeBufValid
458f7fe02a8Sjunxiong-ji   *
459f7fe02a8Sjunxiong-ji   * State machine of "decodeBufBits(i)":
460f7fe02a8Sjunxiong-ji   *   decodeBufValid(i) is true, decodeBufNotAccept.drop(i) has some true signals
461f7fe02a8Sjunxiong-ji   *     decodeBufBits(i+decodeBufAcceptNum)
462f7fe02a8Sjunxiong-ji   *   decodeBufValid(0) is false, decodeFromFrontendNotAccept.drop(i) has some true signals
463f7fe02a8Sjunxiong-ji   *     decodeFromFrontend(i+decodeFromFrontendAcceptNum)
464f7fe02a8Sjunxiong-ji   */
465d19fa3e9Sxiaofeibao-xjtu  for (i <- 0 until DecodeWidth) {
466d19fa3e9Sxiaofeibao-xjtu    // decodeBufValid update
467d19fa3e9Sxiaofeibao-xjtu    when(decode.io.redirect || decodeBufValid(0) && decodeBufValid(i) && decode.io.in(i).ready && !VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
468d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := false.B
469d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
470d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeBufAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeBufValid(i.U + decodeBufAcceptNum))
471d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
472d19fa3e9Sxiaofeibao-xjtu      decodeBufValid(i) := Mux(decodeFromFrontendAcceptNum > DecodeWidth.U - 1.U - i.U, false.B, decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).valid)
473d19fa3e9Sxiaofeibao-xjtu    }
474d19fa3e9Sxiaofeibao-xjtu    // decodeBufBits update
475d19fa3e9Sxiaofeibao-xjtu    when(decodeBufValid(i) && VecInit(decodeBufNotAccept.drop(i)).asUInt.orR) {
476d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i) := decodeBufBits(i.U + decodeBufAcceptNum)
477d19fa3e9Sxiaofeibao-xjtu    }.elsewhen(!decodeBufValid(0) && VecInit(decodeFromFrontendNotAccept.drop(i)).asUInt.orR) {
478d19fa3e9Sxiaofeibao-xjtu      decodeBufBits(i).connectCtrlFlow(decodeFromFrontend(i.U + decodeFromFrontendAcceptNum).bits)
479d19fa3e9Sxiaofeibao-xjtu    }
480d19fa3e9Sxiaofeibao-xjtu  }
481f7fe02a8Sjunxiong-ji  /** Insts input from frontend, in vector of DecodeWidth */
482d19fa3e9Sxiaofeibao-xjtu  val decodeConnectFromFrontend = Wire(Vec(DecodeWidth, new StaticInst))
483d19fa3e9Sxiaofeibao-xjtu  decodeConnectFromFrontend.zip(decodeFromFrontend).map(x => x._1.connectCtrlFlow(x._2.bits))
484f7fe02a8Sjunxiong-ji
485f7fe02a8Sjunxiong-ji  /**
486f7fe02a8Sjunxiong-ji   * DecodeStage's input:
487f7fe02a8Sjunxiong-ji   *   decode.io.in(i).valid:
488f7fe02a8Sjunxiong-ji   *     decodeBufValid(0) is true : decodeBufValid(i)            | from decode buffer
489f7fe02a8Sjunxiong-ji   *                         false : decodeFromFrontend(i).valid  | from frontend
490f7fe02a8Sjunxiong-ji   *
491f7fe02a8Sjunxiong-ji   *   decodeFromFrontend(i).ready:
492f7fe02a8Sjunxiong-ji   *     decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect
493f7fe02a8Sjunxiong-ji   *     valid instr in input, no instr in decode buffer, decodeFromFrontend(i) is valid, no redirection
494f7fe02a8Sjunxiong-ji   *
495f7fe02a8Sjunxiong-ji   *   decode.io.in(i).bits:
496f7fe02a8Sjunxiong-ji   *     decodeBufValid(i) is true : decodeBufBits(i)             | from decode buffer
497f7fe02a8Sjunxiong-ji   *                         false : decodeConnectFromFrontend(i) | from frontend
498f7fe02a8Sjunxiong-ji   */
499d19fa3e9Sxiaofeibao-xjtu  decode.io.in.zipWithIndex.foreach { case (decodeIn, i) =>
500d19fa3e9Sxiaofeibao-xjtu    decodeIn.valid := Mux(decodeBufValid(0), decodeBufValid(i), decodeFromFrontend(i).valid)
501d19fa3e9Sxiaofeibao-xjtu    decodeFromFrontend(i).ready := decodeFromFrontend(0).valid && !decodeBufValid(0) && decodeFromFrontend(i).valid && !decode.io.redirect
502d19fa3e9Sxiaofeibao-xjtu    decodeIn.bits := Mux(decodeBufValid(i), decodeBufBits(i), decodeConnectFromFrontend(i))
50324519898SXuan Hu  }
504f7fe02a8Sjunxiong-ji  /** no valid instr in decode buffer && no valid instr from frontend --> can accept new instr from frontend */
5058506cfc0Sxiaofeibao  io.frontend.canAccept := !decodeBufValid(0) || !decodeFromFrontend(0).valid
50624519898SXuan Hu  decode.io.csrCtrl := RegNext(io.csrCtrl)
50724519898SXuan Hu  decode.io.intRat <> rat.io.intReadPorts
50824519898SXuan Hu  decode.io.fpRat <> rat.io.fpReadPorts
50924519898SXuan Hu  decode.io.vecRat <> rat.io.vecReadPorts
510368cbcecSxiaofeibao  decode.io.v0Rat <> rat.io.v0ReadPorts
511368cbcecSxiaofeibao  decode.io.vlRat <> rat.io.vlReadPorts
51224519898SXuan Hu  decode.io.fusion := 0.U.asTypeOf(decode.io.fusion) // Todo
513870f462dSXuan Hu  decode.io.stallReason.in <> io.frontend.stallReason
51424519898SXuan Hu
515fa7f2c26STang Haojin  // snapshot check
516c4b56310SHaojin Tang  class CFIRobIdx extends Bundle {
517c4b56310SHaojin Tang    val robIdx = Vec(RenameWidth, new RobPtr)
518c4b56310SHaojin Tang    val isCFI = Vec(RenameWidth, Bool())
519c4b56310SHaojin Tang  }
520c4b56310SHaojin Tang  val genSnapshot = Cat(rename.io.out.map(out => out.fire && out.bits.snapshot)).orR
521c4b56310SHaojin Tang  val snpt = Module(new SnapshotGenerator(0.U.asTypeOf(new CFIRobIdx)))
522c4b56310SHaojin Tang  snpt.io.enq := genSnapshot
523c4b56310SHaojin Tang  snpt.io.enqData.robIdx := rename.io.out.map(_.bits.robIdx)
524c4b56310SHaojin Tang  snpt.io.enqData.isCFI := rename.io.out.map(_.bits.snapshot)
525fa7f2c26STang Haojin  snpt.io.deq := snpt.io.valids(snpt.io.deqPtr.value) && rob.io.commits.isCommit &&
526c4b56310SHaojin Tang    Cat(rob.io.commits.commitValid.zip(rob.io.commits.robIdx).map(x => x._1 && x._2 === snpt.io.snapshots(snpt.io.deqPtr.value).robIdx.head)).orR
527c4b56310SHaojin Tang  snpt.io.redirect := s1_s3_redirect.valid
528c4b56310SHaojin Tang  val flushVec = VecInit(snpt.io.snapshots.map { snapshot =>
529c4b56310SHaojin Tang    val notCFIMask = snapshot.isCFI.map(~_)
53037d77575SzhanglyGit    val shouldFlush = snapshot.robIdx.map(robIdx => robIdx >= s1_s3_redirect.bits.robIdx || robIdx.value === s1_s3_redirect.bits.robIdx.value)
53137d77575SzhanglyGit    val shouldFlushMask = (1 to RenameWidth).map(shouldFlush take _ reduce (_ || _))
53237d77575SzhanglyGit    s1_s3_redirect.valid && Cat(shouldFlushMask.zip(notCFIMask).map(x => x._1 | x._2)).andR
533c4b56310SHaojin Tang  })
534a6742963SHaojin Tang  val flushVecNext = flushVec zip snpt.io.valids map (x => GatedValidRegNext(x._1 && x._2, false.B))
535c4b56310SHaojin Tang  snpt.io.flushVec := flushVecNext
536fa7f2c26STang Haojin
537573366c7Sxiaofeibao  val redirectRobidx = s1_s3_redirect.bits.robIdx
538573366c7Sxiaofeibao  val useSnpt = VecInit.tabulate(RenameSnapshotNum){ case idx =>
539573366c7Sxiaofeibao    val snptRobidx = snpt.io.snapshots(idx).robIdx.head
540573366c7Sxiaofeibao    // (redirectRobidx.value =/= snptRobidx.value) for only flag diffrence
541573366c7Sxiaofeibao    snpt.io.valids(idx) && ((redirectRobidx > snptRobidx) && (redirectRobidx.value =/= snptRobidx.value) ||
542573366c7Sxiaofeibao      !s1_s3_redirect.bits.flushItself() && redirectRobidx === snptRobidx)
543573366c7Sxiaofeibao  }.reduceTree(_ || _)
544c61abc0cSXuan Hu  val snptSelect = MuxCase(
545c61abc0cSXuan Hu    0.U(log2Ceil(RenameSnapshotNum).W),
546*3aa6fb4dSxiaofeibao    (1 to RenameSnapshotNum).map(i => (snpt.io.enqPtr - i.U).value).map{case idx =>
547*3aa6fb4dSxiaofeibao      val thisSnapRobidx = snpt.io.snapshots(idx).robIdx.head
548*3aa6fb4dSxiaofeibao      (snpt.io.valids(idx) && (redirectRobidx > thisSnapRobidx && (redirectRobidx.value =/= thisSnapRobidx.value) ||
549*3aa6fb4dSxiaofeibao        !s1_s3_redirect.bits.flushItself() && redirectRobidx === thisSnapRobidx), idx)
550*3aa6fb4dSxiaofeibao    }
551c61abc0cSXuan Hu  )
552fa7f2c26STang Haojin
553fa7f2c26STang Haojin  rob.io.snpt.snptEnq := DontCare
554fa7f2c26STang Haojin  rob.io.snpt.snptDeq := snpt.io.deq
555fa7f2c26STang Haojin  rob.io.snpt.useSnpt := useSnpt
556fa7f2c26STang Haojin  rob.io.snpt.snptSelect := snptSelect
557c4b56310SHaojin Tang  rob.io.snpt.flushVec := flushVecNext
558c4b56310SHaojin Tang  rat.io.snpt.snptEnq := genSnapshot
559fa7f2c26STang Haojin  rat.io.snpt.snptDeq := snpt.io.deq
560fa7f2c26STang Haojin  rat.io.snpt.useSnpt := useSnpt
561fa7f2c26STang Haojin  rat.io.snpt.snptSelect := snptSelect
562c4b56310SHaojin Tang  rat.io.snpt.flushVec := flushVec
563fa7f2c26STang Haojin
56424519898SXuan Hu  val decodeHasException = decode.io.out.map(x => x.bits.exceptionVec(instrPageFault) || x.bits.exceptionVec(instrAccessFault))
56524519898SXuan Hu  // fusion decoder
56624519898SXuan Hu  for (i <- 0 until DecodeWidth) {
56724519898SXuan Hu    fusionDecoder.io.in(i).valid := decode.io.out(i).valid && !(decodeHasException(i) || disableFusion)
56824519898SXuan Hu    fusionDecoder.io.in(i).bits := decode.io.out(i).bits.instr
56924519898SXuan Hu    if (i > 0) {
57024519898SXuan Hu      fusionDecoder.io.inReady(i - 1) := decode.io.out(i).ready
57124519898SXuan Hu    }
57224519898SXuan Hu  }
57324519898SXuan Hu
57424519898SXuan Hu  private val decodePipeRename = Wire(Vec(RenameWidth, DecoupledIO(new DecodedInst)))
57524519898SXuan Hu  for (i <- 0 until RenameWidth) {
576b9a37d2fSXuan Hu    PipelineConnect(decode.io.out(i), decodePipeRename(i), rename.io.in(i).ready,
57724519898SXuan Hu      s1_s3_redirect.valid || s2_s4_pendingRedirectValid, moduleName = Some("decodePipeRenameModule"))
57824519898SXuan Hu
57924519898SXuan Hu    decodePipeRename(i).ready := rename.io.in(i).ready
58024519898SXuan Hu    rename.io.in(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i)
58124519898SXuan Hu    rename.io.in(i).bits := decodePipeRename(i).bits
5820a7d1d5cSxiaofeibao    dispatch.io.renameIn(i).valid := decodePipeRename(i).valid && !fusionDecoder.io.clear(i) && !decodePipeRename(i).bits.isMove
5830a7d1d5cSxiaofeibao    dispatch.io.renameIn(i).bits := decodePipeRename(i).bits
58424519898SXuan Hu  }
58524519898SXuan Hu
58624519898SXuan Hu  for (i <- 0 until RenameWidth - 1) {
58724519898SXuan Hu    fusionDecoder.io.dec(i) := decodePipeRename(i).bits
58824519898SXuan Hu    rename.io.fusionInfo(i) := fusionDecoder.io.info(i)
58924519898SXuan Hu
59024519898SXuan Hu    // update the first RenameWidth - 1 instructions
59124519898SXuan Hu    decode.io.fusion(i) := fusionDecoder.io.out(i).valid && rename.io.out(i).fire
59224519898SXuan Hu    // TODO: remove this dirty code for ftq update
59324519898SXuan Hu    val sameFtqPtr = rename.io.in(i).bits.ftqPtr.value === rename.io.in(i + 1).bits.ftqPtr.value
59424519898SXuan Hu    val ftqOffset0 = rename.io.in(i).bits.ftqOffset
59524519898SXuan Hu    val ftqOffset1 = rename.io.in(i + 1).bits.ftqOffset
59624519898SXuan Hu    val ftqOffsetDiff = ftqOffset1 - ftqOffset0
59724519898SXuan Hu    val cond1 = sameFtqPtr && ftqOffsetDiff === 1.U
59824519898SXuan Hu    val cond2 = sameFtqPtr && ftqOffsetDiff === 2.U
59924519898SXuan Hu    val cond3 = !sameFtqPtr && ftqOffset1 === 0.U
60024519898SXuan Hu    val cond4 = !sameFtqPtr && ftqOffset1 === 1.U
6018b33cd30Sklin02    when (fusionDecoder.io.out(i).valid) {
6028b33cd30Sklin02      fusionDecoder.io.out(i).bits.update(rename.io.in(i).bits)
6038b33cd30Sklin02      fusionDecoder.io.out(i).bits.update(dispatch.io.renameIn(i).bits)
60424519898SXuan Hu      rename.io.in(i).bits.commitType := Mux(cond1, 4.U, Mux(cond2, 5.U, Mux(cond3, 6.U, 7.U)))
60524519898SXuan Hu    }
6068b33cd30Sklin02    XSError(fusionDecoder.io.out(i).valid && !cond1 && !cond2 && !cond3 && !cond4, p"new condition $sameFtqPtr $ftqOffset0 $ftqOffset1\n")
60724519898SXuan Hu  }
60824519898SXuan Hu
60924519898SXuan Hu  // memory dependency predict
61024519898SXuan Hu  // when decode, send fold pc to mdp
6119477429fSsinceforYy  private val mdpFlodPcVecVld = Wire(Vec(DecodeWidth, Bool()))
61224519898SXuan Hu  private val mdpFlodPcVec = Wire(Vec(DecodeWidth, UInt(MemPredPCWidth.W)))
61324519898SXuan Hu  for (i <- 0 until DecodeWidth) {
6149477429fSsinceforYy    mdpFlodPcVecVld(i) := decode.io.out(i).fire || GatedValidRegNext(decode.io.out(i).fire)
61524519898SXuan Hu    mdpFlodPcVec(i) := Mux(
61624519898SXuan Hu      decode.io.out(i).fire,
61724519898SXuan Hu      decode.io.in(i).bits.foldpc,
61824519898SXuan Hu      rename.io.in(i).bits.foldpc
61924519898SXuan Hu    )
62024519898SXuan Hu  }
62124519898SXuan Hu
62224519898SXuan Hu  // currently, we only update mdp info when isReplay
62324519898SXuan Hu  memCtrl.io.redirect := s1_s3_redirect
62424519898SXuan Hu  memCtrl.io.csrCtrl := io.csrCtrl                          // RegNext in memCtrl
62524519898SXuan Hu  memCtrl.io.stIn := io.fromMem.stIn                        // RegNext in memCtrl
62624519898SXuan Hu  memCtrl.io.memPredUpdate := redirectGen.io.memPredUpdate  // RegNext in memCtrl
6279477429fSsinceforYy  memCtrl.io.mdpFoldPcVecVld := mdpFlodPcVecVld
62824519898SXuan Hu  memCtrl.io.mdpFlodPcVec := mdpFlodPcVec
62924519898SXuan Hu  memCtrl.io.dispatchLFSTio <> dispatch.io.lfst
63024519898SXuan Hu
63124519898SXuan Hu  rat.io.redirect := s1_s3_redirect.valid
6326b102a39SHaojin Tang  rat.io.rabCommits := rob.io.rabCommits
633cda1c534Sxiaofeibao-xjtu  rat.io.diffCommits.foreach(_ := rob.io.diffCommits.get)
63424519898SXuan Hu  rat.io.intRenamePorts := rename.io.intRenamePorts
63524519898SXuan Hu  rat.io.fpRenamePorts := rename.io.fpRenamePorts
63624519898SXuan Hu  rat.io.vecRenamePorts := rename.io.vecRenamePorts
637368cbcecSxiaofeibao  rat.io.v0RenamePorts := rename.io.v0RenamePorts
638368cbcecSxiaofeibao  rat.io.vlRenamePorts := rename.io.vlRenamePorts
63924519898SXuan Hu
64024519898SXuan Hu  rename.io.redirect := s1_s3_redirect
6416b102a39SHaojin Tang  rename.io.rabCommits := rob.io.rabCommits
642a3fe955fSGuanghui Cheng  rename.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
64324519898SXuan Hu  rename.io.waittable := (memCtrl.io.waitTable2Rename zip decode.io.out).map{ case(waittable2rename, decodeOut) =>
64424519898SXuan Hu    RegEnable(waittable2rename, decodeOut.fire)
64524519898SXuan Hu  }
64624519898SXuan Hu  rename.io.ssit := memCtrl.io.ssit2Rename
6476dbc37d2Sxiaofeibao  // disble mdp
6486dbc37d2Sxiaofeibao  dispatch.io.lfst.resp := 0.U.asTypeOf(dispatch.io.lfst.resp)
6496dbc37d2Sxiaofeibao  rename.io.waittable := 0.U.asTypeOf(rename.io.waittable)
6506dbc37d2Sxiaofeibao  rename.io.ssit := 0.U.asTypeOf(rename.io.ssit)
65124519898SXuan Hu  rename.io.intReadPorts := VecInit(rat.io.intReadPorts.map(x => VecInit(x.map(_.data))))
65224519898SXuan Hu  rename.io.fpReadPorts := VecInit(rat.io.fpReadPorts.map(x => VecInit(x.map(_.data))))
65324519898SXuan Hu  rename.io.vecReadPorts := VecInit(rat.io.vecReadPorts.map(x => VecInit(x.map(_.data))))
654368cbcecSxiaofeibao  rename.io.v0ReadPorts := VecInit(rat.io.v0ReadPorts.map(x => VecInit(x.data)))
655368cbcecSxiaofeibao  rename.io.vlReadPorts := VecInit(rat.io.vlReadPorts.map(x => VecInit(x.data)))
656dcf3a679STang Haojin  rename.io.int_need_free := rat.io.int_need_free
657dcf3a679STang Haojin  rename.io.int_old_pdest := rat.io.int_old_pdest
658dcf3a679STang Haojin  rename.io.fp_old_pdest := rat.io.fp_old_pdest
6593cf50307SZiyue Zhang  rename.io.vec_old_pdest := rat.io.vec_old_pdest
660368cbcecSxiaofeibao  rename.io.v0_old_pdest := rat.io.v0_old_pdest
661368cbcecSxiaofeibao  rename.io.vl_old_pdest := rat.io.vl_old_pdest
662b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_int_rat.foreach(_ := rat.io.debug_int_rat.get)
663b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_fp_rat.foreach(_ := rat.io.debug_fp_rat.get)
664b7d9e8d5Sxiaofeibao-xjtu  rename.io.debug_vec_rat.foreach(_ := rat.io.debug_vec_rat.get)
665368cbcecSxiaofeibao  rename.io.debug_v0_rat.foreach(_ := rat.io.debug_v0_rat.get)
666368cbcecSxiaofeibao  rename.io.debug_vl_rat.foreach(_ := rat.io.debug_vl_rat.get)
667d2b20d1aSTang Haojin  rename.io.stallReason.in <> decode.io.stallReason.out
668870f462dSXuan Hu  rename.io.snpt.snptEnq := DontCare
669870f462dSXuan Hu  rename.io.snpt.snptDeq := snpt.io.deq
670870f462dSXuan Hu  rename.io.snpt.useSnpt := useSnpt
671870f462dSXuan Hu  rename.io.snpt.snptSelect := snptSelect
672bb7e6e3aSxiaofeibao-xjtu  rename.io.snptIsFull := snpt.io.valids.asUInt.andR
673c4b56310SHaojin Tang  rename.io.snpt.flushVec := flushVecNext
674c4b56310SHaojin Tang  rename.io.snptLastEnq.valid := !isEmpty(snpt.io.enqPtr, snpt.io.deqPtr)
675c4b56310SHaojin Tang  rename.io.snptLastEnq.bits := snpt.io.snapshots((snpt.io.enqPtr - 1.U).value).robIdx.head
676870f462dSXuan Hu
677870f462dSXuan Hu  val renameOut = Wire(chiselTypeOf(rename.io.out))
678870f462dSXuan Hu  renameOut <> rename.io.out
679ac78003fSzhanglyGit  // pass all snapshot in the first element for correctness of blockBackward
680ac78003fSzhanglyGit  renameOut.tail.foreach(_.bits.snapshot := false.B)
681ac78003fSzhanglyGit  renameOut.head.bits.snapshot := Mux(isFull(snpt.io.enqPtr, snpt.io.deqPtr),
682ac78003fSzhanglyGit    false.B,
683ac78003fSzhanglyGit    Cat(rename.io.out.map(out => out.valid && out.bits.snapshot)).orR
684ac78003fSzhanglyGit  )
685ac78003fSzhanglyGit
686ac78003fSzhanglyGit  // pipeline between rename and dispatch
687f5c17053Sxiaofeibao-xjtu  PipeGroupConnect(renameOut, dispatch.io.fromRename, s1_s3_redirect.valid, dispatch.io.toRenameAllFire, "renamePipeDispatch")
688ff3fcdf1Sxiaofeibao-xjtu
68924519898SXuan Hu  dispatch.io.redirect := s1_s3_redirect
69035b3b30bSxiaofeibao  val enqRob = Wire(chiselTypeOf(rob.io.enq))
69135b3b30bSxiaofeibao  enqRob.canAccept := rob.io.enq.canAccept
69235b3b30bSxiaofeibao  enqRob.canAcceptForDispatch := rob.io.enq.canAcceptForDispatch
69335b3b30bSxiaofeibao  enqRob.isEmpty := rob.io.enq.isEmpty
69435b3b30bSxiaofeibao  enqRob.resp := rob.io.enq.resp
69535b3b30bSxiaofeibao  enqRob.needAlloc := RegNext(dispatch.io.enqRob.needAlloc)
69635b3b30bSxiaofeibao  enqRob.req.zip(dispatch.io.enqRob.req).map { case (sink, source) =>
69735b3b30bSxiaofeibao    sink.valid := RegNext(source.valid && !rob.io.redirect.valid)
69835b3b30bSxiaofeibao    sink.bits := RegEnable(source.bits, source.valid)
69935b3b30bSxiaofeibao  }
70035b3b30bSxiaofeibao  dispatch.io.enqRob.canAccept := enqRob.canAcceptForDispatch && !enqRob.req.map(x => x.valid && x.bits.blockBackward && enqRob.canAccept).reduce(_ || _)
70135b3b30bSxiaofeibao  dispatch.io.enqRob.canAcceptForDispatch := enqRob.canAcceptForDispatch
70235b3b30bSxiaofeibao  dispatch.io.enqRob.isEmpty := enqRob.isEmpty && !enqRob.req.map(_.valid).reduce(_ || _)
70335b3b30bSxiaofeibao  dispatch.io.enqRob.resp := enqRob.resp
70435b3b30bSxiaofeibao  rob.io.enq.needAlloc := enqRob.needAlloc
70535b3b30bSxiaofeibao  rob.io.enq.req := enqRob.req
706d2b20d1aSTang Haojin  dispatch.io.robHead := rob.io.debugRobHead
707d2b20d1aSTang Haojin  dispatch.io.stallReason <> rename.io.stallReason.out
708d2b20d1aSTang Haojin  dispatch.io.lqCanAccept := io.lqCanAccept
709d2b20d1aSTang Haojin  dispatch.io.sqCanAccept := io.sqCanAccept
7100a7d1d5cSxiaofeibao  dispatch.io.fromMem.lcommit := io.fromMemToDispatch.lcommit
7110a7d1d5cSxiaofeibao  dispatch.io.fromMem.scommit := io.fromMemToDispatch.scommit
7120a7d1d5cSxiaofeibao  dispatch.io.fromMem.lqDeqPtr := io.fromMemToDispatch.lqDeqPtr
7130a7d1d5cSxiaofeibao  dispatch.io.fromMem.sqDeqPtr := io.fromMemToDispatch.sqDeqPtr
7140a7d1d5cSxiaofeibao  dispatch.io.fromMem.lqCancelCnt := io.fromMemToDispatch.lqCancelCnt
7150a7d1d5cSxiaofeibao  dispatch.io.fromMem.sqCancelCnt := io.fromMemToDispatch.sqCancelCnt
7160a7d1d5cSxiaofeibao  io.toMem.lsqEnqIO <> dispatch.io.toMem.lsqEnqIO
7170a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpInt := io.toDispatch.wakeUpInt
7180a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpFp  := io.toDispatch.wakeUpFp
7190a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpVec := io.toDispatch.wakeUpVec
7200a7d1d5cSxiaofeibao  dispatch.io.wakeUpAll.wakeUpMem := io.toDispatch.wakeUpMem
7210a7d1d5cSxiaofeibao  dispatch.io.IQValidNumVec := io.toDispatch.IQValidNumVec
7220a7d1d5cSxiaofeibao  dispatch.io.ldCancel := io.toDispatch.ldCancel
7230a7d1d5cSxiaofeibao  dispatch.io.og0Cancel := io.toDispatch.og0Cancel
7240a7d1d5cSxiaofeibao  dispatch.io.wbPregsInt := io.toDispatch.wbPregsInt
7250a7d1d5cSxiaofeibao  dispatch.io.wbPregsFp := io.toDispatch.wbPregsFp
7260a7d1d5cSxiaofeibao  dispatch.io.wbPregsVec := io.toDispatch.wbPregsVec
7270a7d1d5cSxiaofeibao  dispatch.io.wbPregsV0 := io.toDispatch.wbPregsV0
7280a7d1d5cSxiaofeibao  dispatch.io.wbPregsVl := io.toDispatch.wbPregsVl
729d2b20d1aSTang Haojin  dispatch.io.robHeadNotReady := rob.io.headNotReady
730d2b20d1aSTang Haojin  dispatch.io.robFull := rob.io.robFull
7315f8b6c9eSsinceforYy  dispatch.io.singleStep := GatedValidRegNext(io.csrCtrl.singlestep)
73224519898SXuan Hu
7330a7d1d5cSxiaofeibao  val toIssueBlockUops = Seq(io.toIssueBlock.intUops, io.toIssueBlock.fpUops, io.toIssueBlock.vfUops, io.toIssueBlock.memUops).flatten
7340a7d1d5cSxiaofeibao  toIssueBlockUops.zip(dispatch.io.toIssueQueues).map(x => x._1 <> x._2)
73524519898SXuan Hu  io.toIssueBlock.flush   <> s2_s4_redirect
73624519898SXuan Hu
7375f8b6c9eSsinceforYy  pcMem.io.wen.head   := GatedValidRegNext(io.frontend.fromFtq.pc_mem_wen)
738f533cba7SHuSipeng  pcMem.io.waddr.head := RegEnable(io.frontend.fromFtq.pc_mem_waddr, io.frontend.fromFtq.pc_mem_wen)
7393827c997SsinceforYy  pcMem.io.wdata.head := RegEnable(io.frontend.fromFtq.pc_mem_wdata, io.frontend.fromFtq.pc_mem_wen)
74024519898SXuan Hu
74124519898SXuan Hu  io.toDataPath.flush := s2_s4_redirect
74224519898SXuan Hu  io.toExuBlock.flush := s2_s4_redirect
74324519898SXuan Hu
74424519898SXuan Hu
74524519898SXuan Hu  rob.io.hartId := io.fromTop.hartId
74624519898SXuan Hu  rob.io.redirect := s1_s3_redirect
74724519898SXuan Hu  rob.io.writeback := delayedNotFlushedWriteBack
748bd5909d0Sxiaofeibao-xjtu  rob.io.exuWriteback := delayedWriteBack
74985f51ecaSxiaofeibao-xjtu  rob.io.writebackNums := VecInit(delayedNotFlushedWriteBackNums)
750571677c9Sxiaofeibao-xjtu  rob.io.writebackNeedFlush := delayedNotFlushedWriteBackNeedFlush
7516f483f86SXuan Hu  rob.io.readGPAMemData := gpaMem.io.exceptionReadData
752b9a37d2fSXuan Hu  rob.io.fromVecExcpMod.busy := io.fromVecExcpMod.busy
75324519898SXuan Hu
75424519898SXuan Hu  io.redirect := s1_s3_redirect
75524519898SXuan Hu
75624519898SXuan Hu  // rob to int block
75724519898SXuan Hu  io.robio.csr <> rob.io.csr
75824519898SXuan Hu  // When wfi is disabled, it will not block ROB commit.
75924519898SXuan Hu  rob.io.csr.wfiEvent := io.robio.csr.wfiEvent
76024519898SXuan Hu  rob.io.wfi_enable := decode.io.csrCtrl.wfi_enable
76124519898SXuan Hu
76224519898SXuan Hu  io.toTop.cpuHalt := DelayN(rob.io.cpu_halt, 5)
76324519898SXuan Hu
76424519898SXuan Hu  io.robio.csr.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr)
76524519898SXuan Hu  io.robio.exception := rob.io.exception
76624519898SXuan Hu  io.robio.exception.bits.pc := s1_robFlushPc
76724519898SXuan Hu
76824519898SXuan Hu  // rob to mem block
76924519898SXuan Hu  io.robio.lsq <> rob.io.lsq
77024519898SXuan Hu
77163d67ef3STang Haojin  io.diff_int_rat.foreach(_ := rat.io.diff_int_rat.get)
77263d67ef3STang Haojin  io.diff_fp_rat .foreach(_ := rat.io.diff_fp_rat.get)
77363d67ef3STang Haojin  io.diff_vec_rat.foreach(_ := rat.io.diff_vec_rat.get)
77463d67ef3STang Haojin  io.diff_v0_rat .foreach(_ := rat.io.diff_v0_rat.get)
77563d67ef3STang Haojin  io.diff_vl_rat .foreach(_ := rat.io.diff_vl_rat.get)
77624519898SXuan Hu
77717b21f45SHaojin Tang  rob.io.debug_ls := io.robio.debug_ls
77817b21f45SHaojin Tang  rob.io.debugHeadLsIssue := io.robio.robHeadLsIssue
77917b21f45SHaojin Tang  rob.io.lsTopdownInfo := io.robio.lsTopdownInfo
780a751b11aSchengguanghui  rob.io.csr.criticalErrorState := io.robio.csr.criticalErrorState
7816ce10964SXuan Hu  rob.io.debugEnqLsq := io.debugEnqLsq
7826ce10964SXuan Hu
78317b21f45SHaojin Tang  io.robio.robDeqPtr := rob.io.robDeqPtr
7848744445eSMaxpicca-Li
7851bf9a598SAnzo  io.robio.storeDebugInfo <> rob.io.storeDebugInfo
7861bf9a598SAnzo
7877e4f0b19SZiyue-Zhang  // rob to backend
7887e4f0b19SZiyue-Zhang  io.robio.commitVType := rob.io.toDecode.commitVType
7897e4f0b19SZiyue-Zhang  // exu block to decode
790d8a50338SZiyue Zhang  decode.io.vsetvlVType := io.toDecode.vsetvlVType
7915110577fSZiyue Zhang  // backend to decode
7925110577fSZiyue Zhang  decode.io.vstart := io.toDecode.vstart
7935110577fSZiyue Zhang  // backend to rob
7945110577fSZiyue Zhang  rob.io.vstartIsZero := io.toDecode.vstart === 0.U
7957e4f0b19SZiyue-Zhang
79692c61038SXuan Hu  io.toCSR.trapInstInfo := decode.io.toCSR.trapInstInfo
79792c61038SXuan Hu
798e43bb916SXuan Hu  io.toVecExcpMod.logicPhyRegMap := rob.io.toVecExcpMod.logicPhyRegMap
799e43bb916SXuan Hu  io.toVecExcpMod.excpInfo       := rob.io.toVecExcpMod.excpInfo
800e43bb916SXuan Hu  // T  : rat receive rabCommit
801e43bb916SXuan Hu  // T+1: rat return oldPdest
802e43bb916SXuan Hu  io.toVecExcpMod.ratOldPest match {
803e43bb916SXuan Hu    case fromRat =>
804e43bb916SXuan Hu      (0 until RabCommitWidth).foreach { idx =>
805ea7e6d59Sxiaofeibao        val v0Valid = RegNext(
806e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
807e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
808e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
809e43bb916SXuan Hu          rat.io.rabCommits.info(idx).v0Wen
810e43bb916SXuan Hu        )
811ea7e6d59Sxiaofeibao        fromRat.v0OldVdPdest(idx).valid := RegNext(v0Valid)
812ea7e6d59Sxiaofeibao        fromRat.v0OldVdPdest(idx).bits := RegEnable(rat.io.v0_old_pdest(idx), v0Valid)
813ea7e6d59Sxiaofeibao        val vecValid = RegNext(
814e43bb916SXuan Hu          rat.io.rabCommits.isCommit &&
815e43bb916SXuan Hu          rat.io.rabCommits.isWalk &&
816e43bb916SXuan Hu          rat.io.rabCommits.commitValid(idx) &&
817e43bb916SXuan Hu          rat.io.rabCommits.info(idx).vecWen
818e43bb916SXuan Hu        )
819ea7e6d59Sxiaofeibao        fromRat.vecOldVdPdest(idx).valid := RegNext(vecValid)
820ea7e6d59Sxiaofeibao        fromRat.vecOldVdPdest(idx).bits := RegEnable(rat.io.vec_old_pdest(idx), vecValid)
821e43bb916SXuan Hu      }
822e43bb916SXuan Hu  }
823e43bb916SXuan Hu
82460ebee38STang Haojin  io.debugTopDown.fromRob := rob.io.debugTopDown.toCore
82560ebee38STang Haojin  dispatch.io.debugTopDown.fromRob := rob.io.debugTopDown.toDispatch
82660ebee38STang Haojin  dispatch.io.debugTopDown.fromCore := io.debugTopDown.fromCore
8277cf78eb2Shappy-lx  io.debugRolling := rob.io.debugRolling
82860ebee38STang Haojin
8295f8b6c9eSsinceforYy  io.perfInfo.ctrlInfo.robFull := GatedValidRegNext(rob.io.robFull)
8300a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.intdqFull := false.B
8310a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.fpdqFull := false.B
8320a7d1d5cSxiaofeibao  io.perfInfo.ctrlInfo.lsdqFull := false.B
83324519898SXuan Hu
8340a7d1d5cSxiaofeibao  val perfEvents = Seq(decode, rename, dispatch, rob).flatMap(_.getPerfEvents)
83524519898SXuan Hu  generatePerfEvent()
83685a8d7caSZehao Liu
83785a8d7caSZehao Liu  val criticalErrors = rob.getCriticalErrors
83885a8d7caSZehao Liu  generateCriticalErrors()
83924519898SXuan Hu}
84024519898SXuan Hu
84124519898SXuan Huclass CtrlBlockIO()(implicit p: Parameters, params: BackendParams) extends XSBundle {
84224519898SXuan Hu  val fromTop = new Bundle {
84324519898SXuan Hu    val hartId = Input(UInt(8.W))
84424519898SXuan Hu  }
84524519898SXuan Hu  val toTop = new Bundle {
84624519898SXuan Hu    val cpuHalt = Output(Bool())
84724519898SXuan Hu  }
84824519898SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO())
84915ed99a7SXuan Hu  val fromCSR = new Bundle{
85015ed99a7SXuan Hu    val toDecode = Input(new CSRToDecode)
851c308d936Schengguanghui    val traceCSR = Input(new TraceCSR)
8527da4513bSxiaofeibao    val instrAddrTransType = Input(new AddrTransType)
85315ed99a7SXuan Hu  }
85424519898SXuan Hu  val toIssueBlock = new Bundle {
85524519898SXuan Hu    val flush = ValidIO(new Redirect)
8560a7d1d5cSxiaofeibao    val intUopsNum = backendParams.intSchdParams.get.issueBlockParams.map(_.numEnq).sum
8570a7d1d5cSxiaofeibao    val fpUopsNum = backendParams.fpSchdParams.get.issueBlockParams.map(_.numEnq).sum
8580a7d1d5cSxiaofeibao    val vfUopsNum = backendParams.vfSchdParams.get.issueBlockParams.map(_.numEnq).sum
8590a7d1d5cSxiaofeibao    val memUopsNum = backendParams.memSchdParams.get.issueBlockParams.filter(x => x.StdCnt == 0).map(_.numEnq).sum
8600a7d1d5cSxiaofeibao    val intUops = Vec(intUopsNum, DecoupledIO(new DynInst))
8610a7d1d5cSxiaofeibao    val fpUops = Vec(fpUopsNum, DecoupledIO(new DynInst))
8620a7d1d5cSxiaofeibao    val vfUops = Vec(vfUopsNum, DecoupledIO(new DynInst))
8630a7d1d5cSxiaofeibao    val memUops = Vec(memUopsNum, DecoupledIO(new DynInst))
8640a7d1d5cSxiaofeibao  }
8650a7d1d5cSxiaofeibao  val fromMemToDispatch = new Bundle {
8660a7d1d5cSxiaofeibao    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
8670a7d1d5cSxiaofeibao    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) // connected to `memBlock.io.sqDeq` instead of ROB
8680a7d1d5cSxiaofeibao    val lqDeqPtr = Input(new LqPtr)
8690a7d1d5cSxiaofeibao    val sqDeqPtr = Input(new SqPtr)
8700a7d1d5cSxiaofeibao    // from lsq
8710a7d1d5cSxiaofeibao    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
8720a7d1d5cSxiaofeibao    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
8730a7d1d5cSxiaofeibao  }
8740a7d1d5cSxiaofeibao  //toMem
8750a7d1d5cSxiaofeibao  val toMem = new Bundle {
8760a7d1d5cSxiaofeibao    val lsqEnqIO = Flipped(new LsqEnqIO)
8770a7d1d5cSxiaofeibao  }
8780a7d1d5cSxiaofeibao  val toDispatch = new Bundle {
8790a7d1d5cSxiaofeibao    val wakeUpInt = Flipped(backendParams.intSchdParams.get.genIQWakeUpOutValidBundle)
8800a7d1d5cSxiaofeibao    val wakeUpFp  = Flipped(backendParams.fpSchdParams.get.genIQWakeUpOutValidBundle)
8810a7d1d5cSxiaofeibao    val wakeUpVec = Flipped(backendParams.vfSchdParams.get.genIQWakeUpOutValidBundle)
8820a7d1d5cSxiaofeibao    val wakeUpMem = Flipped(backendParams.memSchdParams.get.genIQWakeUpOutValidBundle)
8830a7d1d5cSxiaofeibao    val allIssueParams = backendParams.allIssueParams.filter(_.StdCnt == 0)
8840a7d1d5cSxiaofeibao    val allExuParams = allIssueParams.map(_.exuBlockParams).flatten
8850a7d1d5cSxiaofeibao    val exuNum = allExuParams.size
8860a7d1d5cSxiaofeibao    val maxIQSize = allIssueParams.map(_.numEntries).max
8870a7d1d5cSxiaofeibao    val IQValidNumVec = Vec(exuNum, Input(UInt(maxIQSize.U.getWidth.W)))
8880a7d1d5cSxiaofeibao    val og0Cancel = Input(ExuVec())
8890a7d1d5cSxiaofeibao    val ldCancel = Vec(backendParams.LdExuCnt, Flipped(new LoadCancelIO))
8900a7d1d5cSxiaofeibao    val wbPregsInt = Vec(backendParams.numPregWb(IntData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8910a7d1d5cSxiaofeibao    val wbPregsFp = Vec(backendParams.numPregWb(FpData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8920a7d1d5cSxiaofeibao    val wbPregsVec = Vec(backendParams.numPregWb(VecData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8930a7d1d5cSxiaofeibao    val wbPregsV0 = Vec(backendParams.numPregWb(V0Data()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
8940a7d1d5cSxiaofeibao    val wbPregsVl = Vec(backendParams.numPregWb(VlData()), Flipped(ValidIO(UInt(PhyRegIdxWidth.W))))
89524519898SXuan Hu  }
89624519898SXuan Hu  val toDataPath = new Bundle {
89724519898SXuan Hu    val flush = ValidIO(new Redirect)
898c37914a4Sxiaofeibao    val pcToDataPathIO = new PcToDataPathIO(params)
89924519898SXuan Hu  }
90024519898SXuan Hu  val toExuBlock = new Bundle {
90124519898SXuan Hu    val flush = ValidIO(new Redirect)
90224519898SXuan Hu  }
90392c61038SXuan Hu  val toCSR = new Bundle {
90492c61038SXuan Hu    val trapInstInfo = Output(ValidIO(new TrapInstInfo))
90592c61038SXuan Hu  }
90624519898SXuan Hu  val fromWB = new Bundle {
90724519898SXuan Hu    val wbData = Flipped(MixedVec(params.genWrite2CtrlBundles))
90824519898SXuan Hu  }
90924519898SXuan Hu  val redirect = ValidIO(new Redirect)
91024519898SXuan Hu  val fromMem = new Bundle {
911272ec6b1SHaojin Tang    val stIn = Vec(params.StaExuCnt, Flipped(ValidIO(new DynInst))) // use storeSetHit, ssid, robIdx
91224519898SXuan Hu    val violation = Flipped(ValidIO(new Redirect))
91324519898SXuan Hu  }
91483ba63b3SXuan Hu  val memStPcRead = Vec(params.StaCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
915b133b458SXuan Hu  val memHyPcRead = Vec(params.HyuCnt, Flipped(new FtqRead(UInt(VAddrBits.W))))
9164b0d80d8SXuan Hu
91724519898SXuan Hu  val csrCtrl = Input(new CustomCSRCtrlIO)
91824519898SXuan Hu  val robio = new Bundle {
91924519898SXuan Hu    val csr = new RobCSRIO
92024519898SXuan Hu    val exception = ValidIO(new ExceptionInfo)
92124519898SXuan Hu    val lsq = new RobLsqIO
9226810d1e8Ssfencevma    val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Input(new LsTopdownInfo))
9232326221cSXuan Hu    val debug_ls = Input(new DebugLSIO())
92417b21f45SHaojin Tang    val robHeadLsIssue = Input(Bool())
92517b21f45SHaojin Tang    val robDeqPtr = Output(new RobPtr)
9267e4f0b19SZiyue-Zhang    val commitVType = new Bundle {
9277e4f0b19SZiyue-Zhang      val vtype = Output(ValidIO(VType()))
9287e4f0b19SZiyue-Zhang      val hasVsetvl = Output(Bool())
9297e4f0b19SZiyue-Zhang    }
9301bf9a598SAnzo
9311bf9a598SAnzo    // store event difftest information
9321bf9a598SAnzo    val storeDebugInfo = Vec(EnsbufferWidth, new Bundle {
9331bf9a598SAnzo      val robidx = Input(new RobPtr)
9341bf9a598SAnzo      val pc     = Output(UInt(VAddrBits.W))
9351bf9a598SAnzo    })
93624519898SXuan Hu  }
93724519898SXuan Hu
938d8a50338SZiyue Zhang  val toDecode = new Bundle {
939d8a50338SZiyue Zhang    val vsetvlVType = Input(VType())
9405110577fSZiyue Zhang    val vstart = Input(Vl())
941d8a50338SZiyue Zhang  }
942d8a50338SZiyue Zhang
943e43bb916SXuan Hu  val fromVecExcpMod = Input(new Bundle {
944e43bb916SXuan Hu    val busy = Bool()
945e43bb916SXuan Hu  })
946e43bb916SXuan Hu
947e43bb916SXuan Hu  val toVecExcpMod = Output(new Bundle {
948e43bb916SXuan Hu    val logicPhyRegMap = Vec(RabCommitWidth, ValidIO(new RegWriteFromRab))
949e43bb916SXuan Hu    val excpInfo = ValidIO(new VecExcpInfo)
950e43bb916SXuan Hu    val ratOldPest = new RatToVecExcpMod
951e43bb916SXuan Hu  })
952e43bb916SXuan Hu
953fd448a9dSchengguanghui  val traceCoreInterface = new TraceCoreInterface(hasOffset = true)
9544907ec88Schengguanghui
95524519898SXuan Hu  val perfInfo = Output(new Bundle{
95624519898SXuan Hu    val ctrlInfo = new Bundle {
95724519898SXuan Hu      val robFull   = Bool()
95824519898SXuan Hu      val intdqFull = Bool()
95924519898SXuan Hu      val fpdqFull  = Bool()
96024519898SXuan Hu      val lsdqFull  = Bool()
96124519898SXuan Hu    }
96224519898SXuan Hu  })
96363d67ef3STang Haojin  val diff_int_rat = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
96463d67ef3STang Haojin  val diff_fp_rat  = if (params.basicDebugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
96563d67ef3STang Haojin  val diff_vec_rat = if (params.basicDebugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
96663d67ef3STang Haojin  val diff_v0_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
96763d67ef3STang Haojin  val diff_vl_rat  = if (params.basicDebugEn) Some(Vec(1, Output(UInt(PhyRegIdxWidth.W)))) else None
96824519898SXuan Hu
969c61abc0cSXuan Hu  val sqCanAccept = Input(Bool())
970c61abc0cSXuan Hu  val lqCanAccept = Input(Bool())
9714b0d80d8SXuan Hu
9724b0d80d8SXuan Hu  val debugTopDown = new Bundle {
9734b0d80d8SXuan Hu    val fromRob = new RobCoreTopDownIO
9744b0d80d8SXuan Hu    val fromCore = new CoreDispatchTopDownIO
9754b0d80d8SXuan Hu  }
9764b0d80d8SXuan Hu  val debugRolling = new RobDebugRollingIO
9776ce10964SXuan Hu  val debugEnqLsq = Input(new LsqEnqIO)
97824519898SXuan Hu}
97924519898SXuan Hu
98024519898SXuan Huclass NamedIndexes(namedCnt: Seq[(String, Int)]) {
98124519898SXuan Hu  require(namedCnt.map(_._1).distinct.size == namedCnt.size, "namedCnt should not have the same name")
98224519898SXuan Hu
98324519898SXuan Hu  val maxIdx = namedCnt.map(_._2).sum
98424519898SXuan Hu  val nameRangeMap: Map[String, (Int, Int)] = namedCnt.indices.map { i =>
98524519898SXuan Hu    val begin = namedCnt.slice(0, i).map(_._2).sum
98624519898SXuan Hu    val end = begin + namedCnt(i)._2
98724519898SXuan Hu    (namedCnt(i)._1, (begin, end))
98824519898SXuan Hu  }.toMap
98924519898SXuan Hu
99024519898SXuan Hu  def apply(name: String): Seq[Int] = {
99124519898SXuan Hu    require(nameRangeMap.contains(name))
99224519898SXuan Hu    nameRangeMap(name)._1 until nameRangeMap(name)._2
99324519898SXuan Hu  }
99424519898SXuan Hu}
995