18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 521732575SYinan Xuimport utils._ 68921b337SYinan Xuimport xiangshan._ 737e3a7b0SLinJiaweiimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 12884dbb3bSLinJiaweiimport xiangshan.backend.ftq.{Ftq, FtqRead, GetPcByFtq} 138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 148f77f081SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr, RoqExceptionInfo} 15780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 168921b337SYinan Xu 178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 188921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 198af95560SYinan Xu val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 208926ac22SLinJiawei val jumpPc = Output(UInt(VAddrBits.W)) 21cde9280dSLinJiawei val jalr_target = Output(UInt(VAddrBits.W)) 2282f87dffSYikeZhou // int block only uses port 0~7 2382f87dffSYikeZhou val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 2466bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 252d7c7105SYinan Xu val flush = Output(Bool()) 268921b337SYinan Xu} 278921b337SYinan Xu 288921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 298921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 308af95560SYinan Xu val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 3182f87dffSYikeZhou // fp block uses port 0~11 3282f87dffSYikeZhou val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 3366bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 342d7c7105SYinan Xu val flush = Output(Bool()) 358921b337SYinan Xu} 368921b337SYinan Xu 378921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 388921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 39780ade3fSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 4066bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 412d7c7105SYinan Xu val flush = Output(Bool()) 428921b337SYinan Xu} 438921b337SYinan Xu 44faf3cfa9SLinJiaweiclass RedirectGenerator extends XSModule with HasCircularQueuePtrHelper { 45884dbb3bSLinJiawei val io = IO(new Bundle() { 46884dbb3bSLinJiawei val loadRelay = Flipped(ValidIO(new Redirect)) 47884dbb3bSLinJiawei val exuMispredict = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Flipped(ValidIO(new ExuOutput))) 4836d7aed5SLinJiawei val stage2FtqRead = new FtqRead 49884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 50faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 51884dbb3bSLinJiawei }) 52884dbb3bSLinJiawei /* 53884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 54884dbb3bSLinJiawei | | | | | | | 55faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5636d7aed5SLinJiawei | | 5736d7aed5SLinJiawei | | 5836d7aed5SLinJiawei | | Stage2 59884dbb3bSLinJiawei | | 60884dbb3bSLinJiawei redirect (flush backend) | 61884dbb3bSLinJiawei | | 62884dbb3bSLinJiawei === reg === | ======== 63884dbb3bSLinJiawei | | 64884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 65884dbb3bSLinJiawei | 66884dbb3bSLinJiawei redirect (send to frontend) 67884dbb3bSLinJiawei */ 68faf3cfa9SLinJiawei def selectOlderRedirect(x: Valid[Redirect], y: Valid[Redirect]): Valid[Redirect] = { 696060732cSLinJiawei Mux(x.valid, 706060732cSLinJiawei Mux(y.valid, 716060732cSLinJiawei Mux(isAfter(x.bits.roqIdx, y.bits.roqIdx), y, x), 726060732cSLinJiawei x 736060732cSLinJiawei ), 746060732cSLinJiawei y 756060732cSLinJiawei ) 76faf3cfa9SLinJiawei } 77aa0e2ba9SLinJiawei def selectOlderExuOutWithFlag(x: Valid[ExuOutput], y: Valid[ExuOutput]): (Valid[ExuOutput], Bool) = { 78aa0e2ba9SLinJiawei val yIsOlder = Mux(x.valid, 796060732cSLinJiawei Mux(y.valid, 80aa0e2ba9SLinJiawei Mux(isAfter(x.bits.redirect.roqIdx, y.bits.redirect.roqIdx), true.B, false.B), 81aa0e2ba9SLinJiawei false.B 826060732cSLinJiawei ), 83aa0e2ba9SLinJiawei true.B 846060732cSLinJiawei ) 85aa0e2ba9SLinJiawei val sel = Mux(yIsOlder, y, x) 86aa0e2ba9SLinJiawei (sel, yIsOlder) 87aa0e2ba9SLinJiawei } 88aa0e2ba9SLinJiawei def selectOlderExuOut(x: Valid[ExuOutput], y: Valid[ExuOutput]): Valid[ExuOutput] = { 89aa0e2ba9SLinJiawei selectOlderExuOutWithFlag(x, y)._1 90faf3cfa9SLinJiawei } 91faf3cfa9SLinJiawei val jumpOut = io.exuMispredict.head 92faf3cfa9SLinJiawei val oldestAluOut = ParallelOperation(io.exuMispredict.tail, selectOlderExuOut) 93aa0e2ba9SLinJiawei val (oldestExuOut, jumpIsOlder) = selectOlderExuOutWithFlag(oldestAluOut, jumpOut) // select between jump and alu 94faf3cfa9SLinJiawei 95faf3cfa9SLinJiawei val oldestMispredict = selectOlderRedirect(io.loadRelay, { 96faf3cfa9SLinJiawei val redirect = Wire(Valid(new Redirect)) 97faf3cfa9SLinJiawei redirect.valid := oldestExuOut.valid 98faf3cfa9SLinJiawei redirect.bits := oldestExuOut.bits.redirect 99faf3cfa9SLinJiawei redirect 100faf3cfa9SLinJiawei }) 101faf3cfa9SLinJiawei 102f7f707b0SLinJiawei XSDebug(oldestExuOut.valid, p"exuMispredict: ${Binary(Cat(io.exuMispredict.map(_.valid)))}\n") 103f7f707b0SLinJiawei 104aa0e2ba9SLinJiawei val s1_isJump = RegNext(jumpIsOlder, init = false.B) 1056060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 106faf3cfa9SLinJiawei val s1_imm12_reg = RegEnable(oldestExuOut.bits.uop.ctrl.imm(11, 0), oldestExuOut.valid) 107faf3cfa9SLinJiawei val s1_pd = RegEnable(oldestExuOut.bits.uop.cf.pd, oldestExuOut.valid) 108faf3cfa9SLinJiawei val s1_redirect_bits_reg = Reg(new Redirect) 109faf3cfa9SLinJiawei val s1_redirect_valid_reg = RegInit(false.B) 110faf3cfa9SLinJiawei 111faf3cfa9SLinJiawei // stage1 -> stage2 112*37459b99SLinJiawei when(oldestMispredict.valid && !oldestMispredict.bits.roqIdx.needFlush(io.stage2Redirect, false.B)){ 113faf3cfa9SLinJiawei s1_redirect_bits_reg := oldestMispredict.bits 114faf3cfa9SLinJiawei s1_redirect_valid_reg := true.B 115faf3cfa9SLinJiawei }.otherwise({ 116faf3cfa9SLinJiawei s1_redirect_valid_reg := false.B 117faf3cfa9SLinJiawei }) 118faf3cfa9SLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg 119faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 120faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 121faf3cfa9SLinJiawei // at stage2, we read ftq to get pc 122faf3cfa9SLinJiawei io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx 123faf3cfa9SLinJiawei 124faf3cfa9SLinJiawei // stage3, calculate redirect target 1256060732cSLinJiawei val s2_isJump = RegNext(s1_isJump) 1266060732cSLinJiawei val s2_jumpTarget = RegEnable(s1_jumpTarget, s1_redirect_valid_reg) 127faf3cfa9SLinJiawei val s2_imm12_reg = RegEnable(s1_imm12_reg, s1_redirect_valid_reg) 128faf3cfa9SLinJiawei val s2_pd = RegEnable(s1_pd, s1_redirect_valid_reg) 1296060732cSLinJiawei val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 1306060732cSLinJiawei val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg, init = false.B) 131faf3cfa9SLinJiawei 132faf3cfa9SLinJiawei val ftqRead = io.stage2FtqRead.entry 1337aa94463SLinJiawei val pc = GetPcByFtq(ftqRead.ftqPC, s2_redirect_bits_reg.ftqOffset, ftqRead.hasLastPrev) 13437e3a7b0SLinJiawei val brTarget = pc + SignExt(ImmUnion.B.toImm32(s2_imm12_reg), XLEN) 1356060732cSLinJiawei val snpc = pc + Mux(s2_pd.isRVC, 2.U, 4.U) 136faf3cfa9SLinJiawei val isReplay = RedirectLevel.flushItself(s2_redirect_bits_reg.level) 137faf3cfa9SLinJiawei val target = Mux(isReplay, 138faf3cfa9SLinJiawei pc, // repaly from itself 1396060732cSLinJiawei Mux(s2_redirect_bits_reg.cfiUpdate.taken, 1406060732cSLinJiawei Mux(s2_isJump, s2_jumpTarget, brTarget), 1416060732cSLinJiawei snpc 142faf3cfa9SLinJiawei ) 143faf3cfa9SLinJiawei ) 144faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 145faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 146faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 147faf3cfa9SLinJiawei stage3CfiUpdate.pc := pc 148faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 149faf3cfa9SLinJiawei stage3CfiUpdate.rasSp := ftqRead.rasSp 150faf3cfa9SLinJiawei stage3CfiUpdate.rasEntry := ftqRead.rasTop 151faf3cfa9SLinJiawei stage3CfiUpdate.hist := ftqRead.hist 152faf3cfa9SLinJiawei stage3CfiUpdate.predHist := ftqRead.predHist 153744c623cSLingrui98 stage3CfiUpdate.specCnt := ftqRead.specCnt(s2_redirect_bits_reg.ftqOffset) 154cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 155faf3cfa9SLinJiawei stage3CfiUpdate.sawNotTakenBranch := VecInit((0 until PredictWidth).map{ i => 156744c623cSLingrui98 if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR() 157faf3cfa9SLinJiawei })(s2_redirect_bits_reg.ftqOffset) 158faf3cfa9SLinJiawei stage3CfiUpdate.target := target 159faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 160faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 161884dbb3bSLinJiawei} 162884dbb3bSLinJiawei 16321732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 1648921b337SYinan Xu val io = IO(new Bundle { 1658921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 1668921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 1678921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 1688921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 1698921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 1708921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 1718921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 1721c2588aaSYinan Xu val roqio = new Bundle { 1731c2588aaSYinan Xu // to int block 1741c2588aaSYinan Xu val toCSR = new RoqCSRIO 1752d7c7105SYinan Xu val exception = ValidIO(new RoqExceptionInfo) 1761c2588aaSYinan Xu // to mem block 17710aac6e7SWilliam Wang val lsq = new RoqLsqIO 1781c2588aaSYinan Xu } 1798921b337SYinan Xu }) 1808921b337SYinan Xu 181a165bd69Swangkaifan val difftestIO = IO(new Bundle() { 182a165bd69Swangkaifan val fromRoq = new Bundle() { 183a165bd69Swangkaifan val commit = Output(UInt(32.W)) 184a165bd69Swangkaifan val thisPC = Output(UInt(XLEN.W)) 185a165bd69Swangkaifan val thisINST = Output(UInt(32.W)) 186a165bd69Swangkaifan val skip = Output(UInt(32.W)) 187a165bd69Swangkaifan val wen = Output(UInt(32.W)) 188a165bd69Swangkaifan val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 189a165bd69Swangkaifan val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6 190a165bd69Swangkaifan val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 191a165bd69Swangkaifan val isRVC = Output(UInt(32.W)) 192a165bd69Swangkaifan val scFailed = Output(Bool()) 193a165bd69Swangkaifan } 194a165bd69Swangkaifan }) 195a165bd69Swangkaifan difftestIO <> DontCare 196a165bd69Swangkaifan 197884dbb3bSLinJiawei val ftq = Module(new Ftq) 1988921b337SYinan Xu val decode = Module(new DecodeStage) 1998921b337SYinan Xu val rename = Module(new Rename) 200694b0180SLinJiawei val dispatch = Module(new Dispatch) 2013fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 2023fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 203884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2048921b337SYinan Xu 205884dbb3bSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 206694b0180SLinJiawei 207694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 2088921b337SYinan Xu 209884dbb3bSLinJiawei val backendRedirect = redirectGen.io.stage2Redirect 210faf3cfa9SLinJiawei val frontendRedirect = redirectGen.io.stage3Redirect 2112d7c7105SYinan Xu val flush = roq.io.flushOut.valid 212faf3cfa9SLinJiawei 213faf3cfa9SLinJiawei redirectGen.io.exuMispredict.zip(io.fromIntBlock.exuRedirect).map({case (x, y) => 214faf3cfa9SLinJiawei x.valid := y.valid && y.bits.redirect.cfiUpdate.isMisPred 215faf3cfa9SLinJiawei x.bits := y.bits 216faf3cfa9SLinJiawei }) 217faf3cfa9SLinJiawei redirectGen.io.loadRelay := io.fromLsBlock.replay 2188921b337SYinan Xu 219884dbb3bSLinJiawei ftq.io.enq <> io.frontend.fetchInfo 220884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2216060732cSLinJiawei ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk 222884dbb3bSLinJiawei ftq.io.roq_commits(i).bits := roq.io.commits.info(i) 223884dbb3bSLinJiawei } 224884dbb3bSLinJiawei ftq.io.redirect <> backendRedirect 225*37459b99SLinJiawei ftq.io.flush := flush 226faf3cfa9SLinJiawei ftq.io.frontendRedirect <> frontendRedirect 227884dbb3bSLinJiawei ftq.io.exuWriteback <> io.fromIntBlock.exuRedirect 228884dbb3bSLinJiawei 22936d7aed5SLinJiawei ftq.io.ftqRead(1) <> redirectGen.io.stage2FtqRead 23036d7aed5SLinJiawei ftq.io.ftqRead(2) <> DontCare // TODO: read exception pc form here 231884dbb3bSLinJiawei 232884dbb3bSLinJiawei io.frontend.redirect_cfiUpdate := frontendRedirect 23303380706SLinJiawei io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry 234fc4776e4SLinJiawei io.frontend.ftqEnqPtr := ftq.io.enqPtr 235fc4776e4SLinJiawei io.frontend.ftqLeftOne := ftq.io.leftOne 23666bcc42fSYinan Xu 2378921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2388921b337SYinan Xu 239884dbb3bSLinJiawei val jumpInst = dispatch.io.enqIQCtrl(0).bits 2406060732cSLinJiawei val ftqOffsetReg = Reg(UInt(log2Up(PredictWidth).W)) 2416060732cSLinJiawei ftqOffsetReg := jumpInst.cf.ftqOffset 242884dbb3bSLinJiawei ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump 2437aa94463SLinJiawei io.toIntBlock.jumpPc := GetPcByFtq( 2447aa94463SLinJiawei ftq.io.ftqRead(0).entry.ftqPC, ftqOffsetReg, ftq.io.ftqRead(0).entry.hasLastPrev 2457aa94463SLinJiawei ) 246148ba860SLinJiawei io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target 2470412e00dSLinJiawei 248b424051cSYinan Xu // pipeline between decode and dispatch 249b424051cSYinan Xu for (i <- 0 until RenameWidth) { 250884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 251884dbb3bSLinJiawei backendRedirect.valid || frontendRedirect.valid) 252b424051cSYinan Xu } 2538921b337SYinan Xu 254884dbb3bSLinJiawei rename.io.redirect <> backendRedirect 2552d7c7105SYinan Xu rename.io.flush := flush 2568921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 2578921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 25899b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 2598921b337SYinan Xu 260884dbb3bSLinJiawei dispatch.io.redirect <> backendRedirect 2612d7c7105SYinan Xu dispatch.io.flush := flush 26221b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 26308fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 2642bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 2652bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 2663fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 2673fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 2681c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 2693fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 2703fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 2713fae98acSYinan Xu } 2728921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 2732bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 27476e1d2a4SYikeZhou// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 2758921b337SYinan Xu 2760412e00dSLinJiawei 2773fae98acSYinan Xu fpBusyTable.io.flush := flush 2783fae98acSYinan Xu intBusyTable.io.flush := flush 2793fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 2801e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 2813fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 2823fae98acSYinan Xu } 2833fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 2843fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 2853fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 2863fae98acSYinan Xu } 2878af95560SYinan Xu intBusyTable.io.read <> dispatch.io.readIntState 2888af95560SYinan Xu fpBusyTable.io.read <> dispatch.io.readFpState 2893fae98acSYinan Xu 290884dbb3bSLinJiawei roq.io.redirect <> backendRedirect 291c778d2afSLinJiawei roq.io.exeWbResults.zip( 2920412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 2930412e00dSLinJiawei ).foreach{ 2940412e00dSLinJiawei case(x, y) => 2950412e00dSLinJiawei x.bits := y.bits 296884dbb3bSLinJiawei x.valid := y.valid 2970412e00dSLinJiawei } 2980412e00dSLinJiawei 299884dbb3bSLinJiawei // TODO: is 'backendRedirect' necesscary? 300884dbb3bSLinJiawei io.toIntBlock.redirect <> backendRedirect 301*37459b99SLinJiawei io.toIntBlock.flush <> flush 302884dbb3bSLinJiawei io.toFpBlock.redirect <> backendRedirect 303*37459b99SLinJiawei io.toFpBlock.flush <> flush 304884dbb3bSLinJiawei io.toLsBlock.redirect <> backendRedirect 305*37459b99SLinJiawei io.toLsBlock.flush <> flush 3060412e00dSLinJiawei 307a165bd69Swangkaifan if (env.DualCoreDifftest) { 308a165bd69Swangkaifan difftestIO.fromRoq <> roq.difftestIO 309a165bd69Swangkaifan } 310a165bd69Swangkaifan 3119916fbd7SYikeZhou dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 3129916fbd7SYikeZhou dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 3139916fbd7SYikeZhou 3141c2588aaSYinan Xu // roq to int block 3151c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 3162d7c7105SYinan Xu io.roqio.exception := roq.io.exception 3171c2588aaSYinan Xu // roq to mem block 31810aac6e7SWilliam Wang io.roqio.lsq <> roq.io.lsq 3198921b337SYinan Xu} 320