xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 2d7c7105479bec3c329cf213502bd6a01cff7c0a)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
38921b337SYinan Xuimport chisel3._
48921b337SYinan Xuimport chisel3.util._
521732575SYinan Xuimport utils._
68921b337SYinan Xuimport xiangshan._
7b424051cSYinan Xuimport xiangshan.backend.decode.DecodeStage
88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
98926ac22SLinJiaweiimport xiangshan.backend.brq.{Brq, BrqPcRead}
108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
118921b337SYinan Xuimport xiangshan.backend.exu._
12694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs
138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort
14*2d7c7105SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqPtr, RoqExceptionInfo}
15780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
168921b337SYinan Xu
178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle {
188921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
198af95560SYinan Xu  val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
208926ac22SLinJiawei  val jumpPc = Output(UInt(VAddrBits.W))
2182f87dffSYikeZhou  // int block only uses port 0~7
2282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here
2366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
24*2d7c7105SYinan Xu  val flush = Output(Bool())
258921b337SYinan Xu}
268921b337SYinan Xu
278921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle {
288921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
298af95560SYinan Xu  val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
3082f87dffSYikeZhou  // fp block uses port 0~11
3182f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W)))
3266bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
33*2d7c7105SYinan Xu  val flush = Output(Bool())
348921b337SYinan Xu}
358921b337SYinan Xu
368921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle {
378921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
38780ade3fSYinan Xu  val enqLsq = Flipped(new LsqEnqIO)
3966bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
40*2d7c7105SYinan Xu  val flush = Output(Bool())
418921b337SYinan Xu}
428921b337SYinan Xu
4321732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper {
448921b337SYinan Xu  val io = IO(new Bundle {
458921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
468921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
478921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
488921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
498921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
508921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
518921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
521c2588aaSYinan Xu    val roqio = new Bundle {
531c2588aaSYinan Xu      // to int block
541c2588aaSYinan Xu      val toCSR = new RoqCSRIO
55*2d7c7105SYinan Xu      val exception = ValidIO(new RoqExceptionInfo)
561c2588aaSYinan Xu      // to mem block
5721e7a6c5SYinan Xu      val commits = new RoqCommitIO
581c2588aaSYinan Xu      val roqDeqPtr = Output(new RoqPtr)
591c2588aaSYinan Xu    }
608921b337SYinan Xu  })
618921b337SYinan Xu
628921b337SYinan Xu  val decode = Module(new DecodeStage)
638921b337SYinan Xu  val brq = Module(new Brq)
648921b337SYinan Xu  val rename = Module(new Rename)
65694b0180SLinJiawei  val dispatch = Module(new Dispatch)
663fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
673fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
688921b337SYinan Xu
690412e00dSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1
70694b0180SLinJiawei
71694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
728921b337SYinan Xu
7367cc1812SYinan Xu  // When replay and mis-prediction have the same roqIdx,
7467cc1812SYinan Xu  // mis-prediction should have higher priority, since mis-prediction flushes the load instruction.
7567cc1812SYinan Xu  // Thus, only when mis-prediction roqIdx is after replay roqIdx, replay should be valid.
76*2d7c7105SYinan Xu  val redirect = Wire(Valid(new Redirect))
77*2d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
78af2ca063SYinan Xu  val brqIsAfterLsq = isAfter(brq.io.redirectOut.bits.roqIdx, io.fromLsBlock.replay.bits.roqIdx)
79*2d7c7105SYinan Xu  redirect.bits := Mux(io.fromLsBlock.replay.valid && (!brq.io.redirectOut.valid || brqIsAfterLsq),
80af2ca063SYinan Xu    io.fromLsBlock.replay.bits, brq.io.redirectOut.bits)
81*2d7c7105SYinan Xu  redirect.valid := brq.io.redirectOut.valid || io.fromLsBlock.replay.valid
828921b337SYinan Xu
83*2d7c7105SYinan Xu  io.frontend.redirect.valid := RegNext(redirect.valid || roq.io.flushOut.valid)
84*2d7c7105SYinan Xu  io.frontend.redirect.bits := RegNext(Mux(roq.io.flushOut.valid, roq.io.flushOut.bits, redirect.bits.target))
8543ad9482SLingrui98  io.frontend.cfiUpdateInfo <> brq.io.cfiInfo
8666bcc42fSYinan Xu
878921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
88ec6b09ffSYinan Xu  decode.io.enqBrq <> brq.io.enq
898921b337SYinan Xu
90*2d7c7105SYinan Xu  brq.io.redirect <> redirect
91*2d7c7105SYinan Xu  brq.io.flush <> flush
920412e00dSLinJiawei  brq.io.bcommit <> roq.io.bcommit
93af2ca063SYinan Xu  brq.io.exuRedirectWb <> io.fromIntBlock.exuRedirect
948926ac22SLinJiawei  brq.io.pcReadReq.brqIdx := dispatch.io.enqIQCtrl(0).bits.brTag // jump
958926ac22SLinJiawei  io.toIntBlock.jumpPc := brq.io.pcReadReq.pc
960412e00dSLinJiawei
97b424051cSYinan Xu  // pipeline between decode and dispatch
98*2d7c7105SYinan Xu  val lastCycleRedirect = RegNext(redirect.valid || roq.io.flushOut.valid)
99b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
100*2d7c7105SYinan Xu    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, redirect.valid || flush || lastCycleRedirect)
101b424051cSYinan Xu  }
1028921b337SYinan Xu
103*2d7c7105SYinan Xu  rename.io.redirect := redirect.valid
104*2d7c7105SYinan Xu  rename.io.flush := flush
1058921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
1068921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
10799b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
1088921b337SYinan Xu
109*2d7c7105SYinan Xu  dispatch.io.redirect <> redirect
110*2d7c7105SYinan Xu  dispatch.io.flush := flush
11121b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
11208fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
1132bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
1142bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
1153fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
1163fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
1171c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
1183fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
1193fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
1203fae98acSYinan Xu  }
1218921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
1222bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
12376e1d2a4SYikeZhou//  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
1248921b337SYinan Xu
1250412e00dSLinJiawei
1263fae98acSYinan Xu  fpBusyTable.io.flush := flush
1273fae98acSYinan Xu  intBusyTable.io.flush := flush
1283fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
1291e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
1303fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1313fae98acSYinan Xu  }
1323fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
1333fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
1343fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
1353fae98acSYinan Xu  }
1368af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
1378af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
1383fae98acSYinan Xu
139*2d7c7105SYinan Xu  roq.io.redirect <> redirect
1400412e00dSLinJiawei  roq.io.exeWbResults.take(roqWbSize-1).zip(
1410412e00dSLinJiawei    io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut
1420412e00dSLinJiawei  ).foreach{
1430412e00dSLinJiawei    case(x, y) =>
1440412e00dSLinJiawei      x.bits := y.bits
1450412e00dSLinJiawei      x.valid := y.valid && !y.bits.redirectValid
1460412e00dSLinJiawei  }
1470412e00dSLinJiawei  roq.io.exeWbResults.last := brq.io.out
1480412e00dSLinJiawei
149*2d7c7105SYinan Xu  io.toIntBlock.redirect <> redirect
150*2d7c7105SYinan Xu  io.toIntBlock.flush <> flush
151*2d7c7105SYinan Xu  io.toFpBlock.redirect <> redirect
152*2d7c7105SYinan Xu  io.toFpBlock.flush <> flush
153*2d7c7105SYinan Xu  io.toLsBlock.redirect <> redirect
154*2d7c7105SYinan Xu  io.toLsBlock.flush <> flush
1550412e00dSLinJiawei
1569916fbd7SYikeZhou  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
1579916fbd7SYikeZhou  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
1589916fbd7SYikeZhou
1591c2588aaSYinan Xu  // roq to int block
1601c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
161*2d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
1621c2588aaSYinan Xu  // roq to mem block
1631c2588aaSYinan Xu  io.roqio.roqDeqPtr := roq.io.roqDeqPtr
1641c2588aaSYinan Xu  io.roqio.commits := roq.io.commits
1658921b337SYinan Xu}
166