1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 2221732575SYinan Xuimport utils._ 238921b337SYinan Xuimport xiangshan._ 24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 25*2b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 26*2b4e8253SYinan Xuimport xiangshan.backend.rename.Rename 27*2b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 28*2b4e8253SYinan Xuimport xiangshan.frontend.{FtqPtr, FtqRead} 29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 308921b337SYinan Xu 31f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 329aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 33f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 345e63d5cbSLingrui98 val stage3Redirect = ValidIO(new Redirect) 359aca92b9SYinan Xu val robFlush = Valid(new Bundle { 36f06ca0bfSLingrui98 val ftqIdx = Output(new FtqPtr) 37f06ca0bfSLingrui98 val ftqOffset = Output(UInt(log2Up(PredictWidth).W)) 38154904ceSWilliam Wang val replayInst = Output(Bool()) // not used for now 39f06ca0bfSLingrui98 }) 40f06ca0bfSLingrui98} 41f06ca0bfSLingrui98 422225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 43f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 44dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 45884dbb3bSLinJiawei val io = IO(new Bundle() { 46dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 476c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 489ed972adSLinJiawei val flush = Input(Bool()) 49e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 50884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 51faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 52de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 53e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 54884dbb3bSLinJiawei }) 55884dbb3bSLinJiawei /* 56884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 57884dbb3bSLinJiawei | | | | | | | 58faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5936d7aed5SLinJiawei | | 6036d7aed5SLinJiawei | | 6136d7aed5SLinJiawei | | Stage2 62884dbb3bSLinJiawei | | 63884dbb3bSLinJiawei redirect (flush backend) | 64884dbb3bSLinJiawei | | 65884dbb3bSLinJiawei === reg === | ======== 66884dbb3bSLinJiawei | | 67884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 68884dbb3bSLinJiawei | 69884dbb3bSLinJiawei redirect (send to frontend) 70884dbb3bSLinJiawei */ 71dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 72dfde261eSljw val redirect = new Redirect 73dfde261eSljw val valid = Bool() 74dfde261eSljw val idx = UInt(log2Up(n).W) 75dfde261eSljw } 76435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 779aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 78435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 79435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 80435a337cSYinan Xu else if (j == i) xs(i).valid 81435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 82435a337cSYinan Xu )).andR)) 83435a337cSYinan Xu resultOnehot 84dfde261eSljw } 85faf3cfa9SLinJiawei 86f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 87f06ca0bfSLingrui98 val stage1FtqReadPcs = 88de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 89f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 90f06ca0bfSLingrui98 } 91f7f707b0SLinJiawei 92dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 93dfde261eSljw val redirect = Wire(Valid(new Redirect)) 94dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 95dfde261eSljw redirect.bits := exuOut.bits.redirect 96dfde261eSljw redirect 97dfde261eSljw } 98dfde261eSljw 99dfde261eSljw val jumpOut = io.exuMispredict.head 100435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 101435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 1029aca92b9SYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect, io.flush))) 103435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 104072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 105435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 106dfde261eSljw 1076060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 108435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 109435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 110435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 111435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 112435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 113faf3cfa9SLinJiawei 114faf3cfa9SLinJiawei // stage1 -> stage2 11527c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 116faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 117faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 118faf3cfa9SLinJiawei 119072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 120072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 121f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 122dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 123dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 124435a337cSYinan Xu val target = Mux(s1_isReplay, 125c88c3a2aSYinan Xu real_pc, // replay from itself 126dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 127dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1286060732cSLinJiawei snpc 129faf3cfa9SLinJiawei ) 130faf3cfa9SLinJiawei ) 1312b8b2e7aSWilliam Wang 132de169c67SWilliam Wang // get pc from ftq 133de169c67SWilliam Wang // valid only if redirect is caused by load violation 134de169c67SWilliam Wang // store_pc is used to update store set 135f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1362b8b2e7aSWilliam Wang 137de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 138de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 139de169c67SWilliam Wang // update wait table 140de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 141de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 142de169c67SWilliam Wang // update store set 143de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 144de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 145de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 146de169c67SWilliam Wang 147dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 148dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 149f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 150dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 151dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 152dfde261eSljw 153faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 154faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 155faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 156f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 157faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 158cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 159dfde261eSljw stage3CfiUpdate.target := s2_target 160faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 161faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 162884dbb3bSLinJiawei} 163884dbb3bSLinJiawei 1642225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 165f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1668921b337SYinan Xu val io = IO(new Bundle { 1675cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 168*2b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 169*2b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 17066220144SYinan Xu // from int block 17166220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 17266220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 17366220144SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 17466220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 17566220144SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 17666220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 17766220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1789aca92b9SYinan Xu val robio = new Bundle { 1791c2588aaSYinan Xu // to int block 1809aca92b9SYinan Xu val toCSR = new RobCSRIO 1813a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1821c2588aaSYinan Xu // to mem block 1839aca92b9SYinan Xu val lsq = new RobLsqIO 1841c2588aaSYinan Xu } 1852b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 186edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 187edd6ddbcSwakafa val ctrlInfo = new Bundle { 1889aca92b9SYinan Xu val robFull = Input(Bool()) 189edd6ddbcSwakafa val intdqFull = Input(Bool()) 190edd6ddbcSwakafa val fpdqFull = Input(Bool()) 191edd6ddbcSwakafa val lsdqFull = Input(Bool()) 192edd6ddbcSwakafa } 193edd6ddbcSwakafa }) 194072158bfSYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 19566220144SYinan Xu // redirect out 19666220144SYinan Xu val redirect = ValidIO(new Redirect) 19766220144SYinan Xu val flush = Output(Bool()) 19866220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 19966220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2008921b337SYinan Xu }) 2018921b337SYinan Xu 2028921b337SYinan Xu val decode = Module(new DecodeStage) 2038921b337SYinan Xu val rename = Module(new Rename) 204694b0180SLinJiawei val dispatch = Module(new Dispatch) 205*2b4e8253SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int")) 206*2b4e8253SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp")) 207*2b4e8253SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls")) 208884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2098921b337SYinan Xu 2109aca92b9SYinan Xu val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 2119aca92b9SYinan Xu val rob = Module(new Rob(robWbSize)) 2128921b337SYinan Xu 213f06ca0bfSLingrui98 val stage2Redirect = redirectGen.io.stage2Redirect 214f06ca0bfSLingrui98 val stage3Redirect = redirectGen.io.stage3Redirect 2159aca92b9SYinan Xu val flush = rob.io.flushOut.valid 216bbd262adSLinJiawei val flushReg = RegNext(flush) 217faf3cfa9SLinJiawei 21866220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 219dfde261eSljw val valid = x.valid && x.bits.redirectValid 2209aca92b9SYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect, flushReg) 221dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 222dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 223dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 224dfde261eSljw delayed 225faf3cfa9SLinJiawei }) 226c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 22766220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 2289aca92b9SYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect, flushReg), 229c1b37c81Sljw init = false.B 230c1b37c81Sljw ) 23166220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 232f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 233f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 234dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 235c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 236bbd262adSLinJiawei redirectGen.io.flush := flushReg 2378921b337SYinan Xu 238884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2399aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk 2409aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i) 241884dbb3bSLinJiawei } 242f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 2439aca92b9SYinan Xu io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut) 244884dbb3bSLinJiawei 2459aca92b9SYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 2469aca92b9SYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 247884dbb3bSLinJiawei 2489ed972adSLinJiawei val flushRedirect = Wire(Valid(new Redirect)) 249bbd262adSLinJiawei flushRedirect.valid := flushReg 2509ed972adSLinJiawei flushRedirect.bits := DontCare 2519aca92b9SYinan Xu flushRedirect.bits.ftqIdx := RegEnable(rob.io.flushOut.bits.ftqIdx, flush) 2529ed972adSLinJiawei flushRedirect.bits.interrupt := true.B 2539aca92b9SYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 2549aca92b9SYinan Xu io.robio.toCSR.trapTarget, 2559aca92b9SYinan Xu Mux(RegEnable(rob.io.flushOut.bits.replayInst, flush), 2566a2edd8aSWilliam Wang flushPC, // replay inst 257ac5a5d53SLinJiawei flushPC + 4.U // flush pipe 2589ed972adSLinJiawei ) 2596a2edd8aSWilliam Wang ) 2609aca92b9SYinan Xu when (flushRedirect.valid && RegEnable(rob.io.flushOut.bits.replayInst, flush)) { 2613db2cf75SWilliam Wang XSDebug("replay inst (%x) from rob\n", flushPC); 2623db2cf75SWilliam Wang } 263c1b37c81Sljw val flushRedirectReg = Wire(Valid(new Redirect)) 264c1b37c81Sljw flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 265c1b37c81Sljw flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 2669ed972adSLinJiawei 2673d3c4d0eSLingrui98 io.frontend.toFtq.stage3Redirect := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect) 26866bcc42fSYinan Xu 2698921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2702b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 271de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 272de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 273de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 2742b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2752b8b2e7aSWilliam Wang 2768921b337SYinan Xu 277*2b4e8253SYinan Xu val jumpInst = io.dispatch(0).bits 278f06ca0bfSLingrui98 val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 27968f95118SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 280f06ca0bfSLingrui98 val jumpTargetRead = io.frontend.fromFtq.target_read 28168f95118SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 2820412e00dSLinJiawei 283*2b4e8253SYinan Xu // pipeline between decode and rename 284*2b4e8253SYinan Xu val redirectValid = stage2Redirect.valid || flushReg 285b424051cSYinan Xu for (i <- 0 until RenameWidth) { 286884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 2873d3c4d0eSLingrui98 flushReg || io.frontend.toFtq.stage3Redirect.valid) 288b424051cSYinan Xu } 2898921b337SYinan Xu 290f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 291bbd262adSLinJiawei rename.io.flush := flushReg 2929aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 2938921b337SYinan Xu 294*2b4e8253SYinan Xu // pipeline between rename and dispatch 295*2b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 296*2b4e8253SYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), redirectValid) 297*2b4e8253SYinan Xu } 298*2b4e8253SYinan Xu dispatch.io.renameBypass := RegEnable(rename.io.renameBypass, rename.io.out(0).fire) 299*2b4e8253SYinan Xu dispatch.io.preDpInfo := RegEnable(rename.io.dispatchInfo, rename.io.out(0).fire) 300*2b4e8253SYinan Xu 301*2b4e8253SYinan Xu dispatch.io.flush <> flushReg 302f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3039aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 30466220144SYinan Xu dispatch.io.enqLsq <> io.enqLsq 305*2b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 306*2b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 307*2b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 308*2b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 309de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 31066220144SYinan Xu dispatch.io.storeIssue <> io.stIn 311*2b4e8253SYinan Xu dispatch.io.singleStep := false.B 3120412e00dSLinJiawei 313*2b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 314*2b4e8253SYinan Xu intDq.io.flush <> flushReg 315*2b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 316*2b4e8253SYinan Xu fpDq.io.flush <> flushReg 317*2b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 318*2b4e8253SYinan Xu lsDq.io.flush <> flushReg 319*2b4e8253SYinan Xu 320*2b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3213fae98acSYinan Xu 3229aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 32366220144SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 324ebb8ebf8SYinan Xu val timer = GTimer() 3259aca92b9SYinan Xu for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) { 3269aca92b9SYinan Xu rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect, flushReg)) 3279aca92b9SYinan Xu rob_wb.bits := RegNext(wb.bits) 3289aca92b9SYinan Xu rob_wb.bits.uop.debugInfo.writebackTime := timer 329c1b37c81Sljw } 3300412e00dSLinJiawei 3315cbe3dbdSLingrui98 io.redirect <> stage2Redirect 33266220144SYinan Xu io.flush <> flushReg 33366220144SYinan Xu io.debug_int_rat <> rename.io.debug_int_rat 33466220144SYinan Xu io.debug_fp_rat <> rename.io.debug_fp_rat 3350412e00dSLinJiawei 3369aca92b9SYinan Xu // rob to int block 3379aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 3389aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 3399aca92b9SYinan Xu io.robio.exception := rob.io.exception 3409aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 341*2b4e8253SYinan Xu 3429aca92b9SYinan Xu // rob to mem block 3439aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 344edd6ddbcSwakafa 3459aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 346*2b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 347*2b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 348*2b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 3498921b337SYinan Xu} 350