xref: /XiangShan/src/main/scala/xiangshan/backend/CtrlBlock.scala (revision 2225d46ebbe2fd16b9b29963c27a7d0385a42709)
18921b337SYinan Xupackage xiangshan.backend
28921b337SYinan Xu
3*2225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
48921b337SYinan Xuimport chisel3._
58921b337SYinan Xuimport chisel3.util._
621732575SYinan Xuimport utils._
78921b337SYinan Xuimport xiangshan._
82b8b2e7aSWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion, WaitTableParameters}
98926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename}
108921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch
118921b337SYinan Xuimport xiangshan.backend.exu._
12*2225d46eSJiawei Linimport xiangshan.backend.ftq.{Ftq, FtqRead, HasFtqHelper}
133a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr}
14780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO
158921b337SYinan Xu
16*2225d46eSJiawei Linclass CtrlToIntBlockIO(implicit p: Parameters) extends XSBundle {
178921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp))
188af95560SYinan Xu  val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W)))
198926ac22SLinJiawei  val jumpPc = Output(UInt(VAddrBits.W))
20cde9280dSLinJiawei  val jalr_target = Output(UInt(VAddrBits.W))
2182f87dffSYikeZhou  // int block only uses port 0~7
2282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here
2366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
242d7c7105SYinan Xu  val flush = Output(Bool())
25*2225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
268921b337SYinan Xu}
278921b337SYinan Xu
28*2225d46eSJiawei Linclass CtrlToFpBlockIO(implicit p: Parameters) extends XSBundle {
298921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp))
308af95560SYinan Xu  val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W)))
3182f87dffSYikeZhou  // fp block uses port 0~11
3282f87dffSYikeZhou  val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W)))
3366bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
342d7c7105SYinan Xu  val flush = Output(Bool())
35*2225d46eSJiawei Lin  val debug_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
368921b337SYinan Xu}
378921b337SYinan Xu
38*2225d46eSJiawei Linclass CtrlToLsBlockIO(implicit p: Parameters) extends XSBundle {
398921b337SYinan Xu  val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp))
40780ade3fSYinan Xu  val enqLsq = Flipped(new LsqEnqIO)
412b8b2e7aSWilliam Wang  val waitTableUpdate = Vec(StorePipelineWidth, Input(new WaitTableUpdateReq))
4266bcc42fSYinan Xu  val redirect = ValidIO(new Redirect)
432d7c7105SYinan Xu  val flush = Output(Bool())
448921b337SYinan Xu}
458921b337SYinan Xu
46*2225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule
47*2225d46eSJiawei Lin  with HasCircularQueuePtrHelper with WaitTableParameters with HasFtqHelper {
48dfde261eSljw  val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt
49884dbb3bSLinJiawei  val io = IO(new Bundle() {
50dfde261eSljw    val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput)))
516c0bbf39Sljw    val loadReplay = Flipped(ValidIO(new Redirect))
529ed972adSLinJiawei    val flush = Input(Bool())
53dfde261eSljw    val stage1FtqRead = Vec(numRedirect + 1, new FtqRead)
5436d7aed5SLinJiawei    val stage2FtqRead = new FtqRead
55884dbb3bSLinJiawei    val stage2Redirect = ValidIO(new Redirect)
56faf3cfa9SLinJiawei    val stage3Redirect = ValidIO(new Redirect)
57dfde261eSljw    val waitTableUpdate = Output(new WaitTableUpdateReq)
58884dbb3bSLinJiawei  })
59884dbb3bSLinJiawei  /*
60884dbb3bSLinJiawei        LoadQueue  Jump  ALU0  ALU1  ALU2  ALU3   exception    Stage1
61884dbb3bSLinJiawei          |         |      |    |     |     |         |
62faf3cfa9SLinJiawei          |============= reg & compare =====|         |       ========
6336d7aed5SLinJiawei                            |                         |
6436d7aed5SLinJiawei                            |                         |
6536d7aed5SLinJiawei                            |                         |        Stage2
66884dbb3bSLinJiawei                            |                         |
67884dbb3bSLinJiawei                    redirect (flush backend)          |
68884dbb3bSLinJiawei                    |                                 |
69884dbb3bSLinJiawei               === reg ===                            |       ========
70884dbb3bSLinJiawei                    |                                 |
71884dbb3bSLinJiawei                    |----- mux (exception first) -----|        Stage3
72884dbb3bSLinJiawei                            |
73884dbb3bSLinJiawei                redirect (send to frontend)
74884dbb3bSLinJiawei   */
75dfde261eSljw  private class Wrapper(val n: Int) extends Bundle {
76dfde261eSljw    val redirect = new Redirect
77dfde261eSljw    val valid = Bool()
78dfde261eSljw    val idx = UInt(log2Up(n).W)
79dfde261eSljw  }
80435a337cSYinan Xu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
81435a337cSYinan Xu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.roqIdx, xs(i).bits.roqIdx)))
82435a337cSYinan Xu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
83435a337cSYinan Xu      (if (j < i) !xs(j).valid || compareVec(i)(j)
84435a337cSYinan Xu      else if (j == i) xs(i).valid
85435a337cSYinan Xu      else !xs(j).valid || !compareVec(j)(i))
86435a337cSYinan Xu    )).andR))
87435a337cSYinan Xu    resultOnehot
88dfde261eSljw  }
89faf3cfa9SLinJiawei
90dfde261eSljw  for((ptr, redirect) <- io.stage1FtqRead.map(_.ptr).zip(
91dfde261eSljw    io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits
92dfde261eSljw  )){ ptr := redirect.ftqIdx }
93f7f707b0SLinJiawei
94dfde261eSljw  def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = {
95dfde261eSljw    val redirect = Wire(Valid(new Redirect))
96dfde261eSljw    redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred
97dfde261eSljw    redirect.bits := exuOut.bits.redirect
98dfde261eSljw    redirect
99dfde261eSljw  }
100dfde261eSljw
101dfde261eSljw  val jumpOut = io.exuMispredict.head
102435a337cSYinan Xu  val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay)
103435a337cSYinan Xu  val oldestOneHot = selectOldestRedirect(allRedirect)
104435a337cSYinan Xu  val needFlushVec = VecInit(allRedirect.map(_.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)))
105435a337cSYinan Xu  val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR
106435a337cSYinan Xu  val oldestExuOutput = Mux1H((0 until 5).map(oldestOneHot), io.exuMispredict)
107435a337cSYinan Xu  val oldestRedirect = Mux1H(oldestOneHot, allRedirect)
108dfde261eSljw
1096060732cSLinJiawei  val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid)
110435a337cSYinan Xu  val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0))
111435a337cSYinan Xu  val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd)
112435a337cSYinan Xu  val s1_redirect_bits_reg = RegNext(oldestRedirect.bits)
113435a337cSYinan Xu  val s1_redirect_valid_reg = RegNext(oldestValid)
114435a337cSYinan Xu  val s1_redirect_onehot = RegNext(oldestOneHot)
115faf3cfa9SLinJiawei
116faf3cfa9SLinJiawei  // stage1 -> stage2
11727c1214eSLinJiawei  io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush
118faf3cfa9SLinJiawei  io.stage2Redirect.bits := s1_redirect_bits_reg
119faf3cfa9SLinJiawei  io.stage2Redirect.bits.cfiUpdate := DontCare
120faf3cfa9SLinJiawei  // at stage2, we read ftq to get pc
121faf3cfa9SLinJiawei  io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx
122faf3cfa9SLinJiawei
123435a337cSYinan Xu  val s1_isReplay = s1_redirect_onehot(5)
124435a337cSYinan Xu  val s1_isJump = s1_redirect_onehot(0)
125435a337cSYinan Xu  val ftqRead = Mux1H(s1_redirect_onehot, io.stage1FtqRead).entry
126dfde261eSljw  val cfiUpdate_pc = Cat(
127dfde261eSljw    ftqRead.ftqPC.head(VAddrBits - s1_redirect_bits_reg.ftqOffset.getWidth - instOffsetBits),
128dfde261eSljw    s1_redirect_bits_reg.ftqOffset,
129dfde261eSljw    0.U(instOffsetBits.W)
130dfde261eSljw  )
131*2225d46eSJiawei Lin  val real_pc = GetPcByFtq(
132*2225d46eSJiawei Lin    ftqRead.ftqPC, s1_redirect_bits_reg.ftqOffset,
13301f25297SLingrui98    ftqRead.lastPacketPC.valid,
134dfde261eSljw    ftqRead.lastPacketPC.bits
135dfde261eSljw  )
136dfde261eSljw  val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN)
137dfde261eSljw  val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U)
138435a337cSYinan Xu  val target = Mux(s1_isReplay,
13901f25297SLingrui98    real_pc, // repaly from itself
140dfde261eSljw    Mux(s1_redirect_bits_reg.cfiUpdate.taken,
141dfde261eSljw      Mux(s1_isJump, s1_jumpTarget, brTarget),
1426060732cSLinJiawei      snpc
143faf3cfa9SLinJiawei    )
144faf3cfa9SLinJiawei  )
1452b8b2e7aSWilliam Wang
1462b8b2e7aSWilliam Wang  // update waittable if load violation redirect triggered
147435a337cSYinan Xu  io.waitTableUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B)
148dfde261eSljw  io.waitTableUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), WaitTableAddrWidth))
1492b8b2e7aSWilliam Wang  io.waitTableUpdate.wdata := true.B
1502b8b2e7aSWilliam Wang
151dfde261eSljw  io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx
152dfde261eSljw
15309348ee5Sljw  val s2_br_mask = RegEnable(ftqRead.br_mask, enable = s1_redirect_valid_reg)
15409348ee5Sljw  val s2_sawNotTakenBranch = RegEnable(VecInit((0 until PredictWidth).map{ i =>
15509348ee5Sljw      if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR()
15609348ee5Sljw    })(s1_redirect_bits_reg.ftqOffset), enable = s1_redirect_valid_reg)
15709348ee5Sljw  val s2_hist = RegEnable(ftqRead.hist, enable = s1_redirect_valid_reg)
158dfde261eSljw  val s2_target = RegEnable(target, enable = s1_redirect_valid_reg)
159dfde261eSljw  val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg)
160dfde261eSljw  val s2_cfiUpdata_pc = RegEnable(cfiUpdate_pc, enable = s1_redirect_valid_reg)
161dfde261eSljw  val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg)
162dfde261eSljw  val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B)
163dfde261eSljw  val s2_ftqRead = io.stage2FtqRead.entry
164dfde261eSljw
165faf3cfa9SLinJiawei  io.stage3Redirect.valid := s2_redirect_valid_reg
166faf3cfa9SLinJiawei  io.stage3Redirect.bits := s2_redirect_bits_reg
167faf3cfa9SLinJiawei  val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate
168dfde261eSljw  stage3CfiUpdate.pc := s2_cfiUpdata_pc
169faf3cfa9SLinJiawei  stage3CfiUpdate.pd := s2_pd
170dfde261eSljw  stage3CfiUpdate.rasSp := s2_ftqRead.rasSp
171dfde261eSljw  stage3CfiUpdate.rasEntry := s2_ftqRead.rasTop
172dfde261eSljw  stage3CfiUpdate.predHist := s2_ftqRead.predHist
173dfde261eSljw  stage3CfiUpdate.specCnt := s2_ftqRead.specCnt
17409348ee5Sljw  stage3CfiUpdate.hist := s2_hist
175cde9280dSLinJiawei  stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken
17609348ee5Sljw  stage3CfiUpdate.sawNotTakenBranch := s2_sawNotTakenBranch
177dfde261eSljw  stage3CfiUpdate.target := s2_target
178faf3cfa9SLinJiawei  stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken
179faf3cfa9SLinJiawei  stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred
180884dbb3bSLinJiawei}
181884dbb3bSLinJiawei
182*2225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule
183*2225d46eSJiawei Lin  with HasCircularQueuePtrHelper with HasFtqHelper {
1848921b337SYinan Xu  val io = IO(new Bundle {
1858921b337SYinan Xu    val frontend = Flipped(new FrontendToBackendIO)
1868921b337SYinan Xu    val fromIntBlock = Flipped(new IntBlockToCtrlIO)
1878921b337SYinan Xu    val fromFpBlock = Flipped(new FpBlockToCtrlIO)
1888921b337SYinan Xu    val fromLsBlock = Flipped(new LsBlockToCtrlIO)
1898921b337SYinan Xu    val toIntBlock = new CtrlToIntBlockIO
1908921b337SYinan Xu    val toFpBlock = new CtrlToFpBlockIO
1918921b337SYinan Xu    val toLsBlock = new CtrlToLsBlockIO
1921c2588aaSYinan Xu    val roqio = new Bundle {
1931c2588aaSYinan Xu      // to int block
1941c2588aaSYinan Xu      val toCSR = new RoqCSRIO
1953a474d38SYinan Xu      val exception = ValidIO(new ExceptionInfo)
1961c2588aaSYinan Xu      // to mem block
19710aac6e7SWilliam Wang      val lsq = new RoqLsqIO
1981c2588aaSYinan Xu    }
1992b8b2e7aSWilliam Wang    val csrCtrl = Input(new CustomCSRCtrlIO)
200edd6ddbcSwakafa    val perfInfo = Output(new Bundle{
201edd6ddbcSwakafa      val ctrlInfo = new Bundle {
202edd6ddbcSwakafa        val roqFull   = Input(Bool())
203edd6ddbcSwakafa        val intdqFull = Input(Bool())
204edd6ddbcSwakafa        val fpdqFull  = Input(Bool())
205edd6ddbcSwakafa        val lsdqFull  = Input(Bool())
206edd6ddbcSwakafa      }
207edd6ddbcSwakafa      val bpuInfo = new Bundle {
208edd6ddbcSwakafa        val bpRight = Output(UInt(XLEN.W))
209edd6ddbcSwakafa        val bpWrong = Output(UInt(XLEN.W))
210edd6ddbcSwakafa      }
211edd6ddbcSwakafa    })
2128921b337SYinan Xu  })
2138921b337SYinan Xu
214884dbb3bSLinJiawei  val ftq = Module(new Ftq)
21554bc08adSwangkaifan
2168921b337SYinan Xu  val decode = Module(new DecodeStage)
2178921b337SYinan Xu  val rename = Module(new Rename)
218694b0180SLinJiawei  val dispatch = Module(new Dispatch)
2193fae98acSYinan Xu  val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts))
2203fae98acSYinan Xu  val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts))
221884dbb3bSLinJiawei  val redirectGen = Module(new RedirectGenerator)
2228921b337SYinan Xu
223884dbb3bSLinJiawei  val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt
224694b0180SLinJiawei  val roq = Module(new Roq(roqWbSize))
2258921b337SYinan Xu
226884dbb3bSLinJiawei  val backendRedirect = redirectGen.io.stage2Redirect
227faf3cfa9SLinJiawei  val frontendRedirect = redirectGen.io.stage3Redirect
2282d7c7105SYinan Xu  val flush = roq.io.flushOut.valid
229bbd262adSLinJiawei  val flushReg = RegNext(flush)
230faf3cfa9SLinJiawei
231dfde261eSljw  val exuRedirect = io.fromIntBlock.exuRedirect.map(x => {
232dfde261eSljw    val valid = x.valid && x.bits.redirectValid
233dfde261eSljw    val killedByOlder = x.bits.uop.roqIdx.needFlush(backendRedirect, flushReg)
234dfde261eSljw    val delayed = Wire(Valid(new ExuOutput))
235dfde261eSljw    delayed.valid := RegNext(valid && !killedByOlder, init = false.B)
236dfde261eSljw    delayed.bits := RegEnable(x.bits, x.valid)
237dfde261eSljw    delayed
238faf3cfa9SLinJiawei  })
239c1b37c81Sljw  val loadReplay = Wire(Valid(new Redirect))
240c1b37c81Sljw  loadReplay.valid := RegNext(io.fromLsBlock.replay.valid &&
241c1b37c81Sljw    !io.fromLsBlock.replay.bits.roqIdx.needFlush(backendRedirect, flushReg),
242c1b37c81Sljw    init = false.B
243c1b37c81Sljw  )
244c1b37c81Sljw  loadReplay.bits := RegEnable(io.fromLsBlock.replay.bits, io.fromLsBlock.replay.valid)
245dfde261eSljw  VecInit(ftq.io.ftqRead.tail.dropRight(1)) <> redirectGen.io.stage1FtqRead
246dfde261eSljw  ftq.io.cfiRead <> redirectGen.io.stage2FtqRead
247dfde261eSljw  redirectGen.io.exuMispredict <> exuRedirect
248c1b37c81Sljw  redirectGen.io.loadReplay <> loadReplay
249bbd262adSLinJiawei  redirectGen.io.flush := flushReg
2508921b337SYinan Xu
251884dbb3bSLinJiawei  ftq.io.enq <> io.frontend.fetchInfo
252884dbb3bSLinJiawei  for(i <- 0 until CommitWidth){
2536060732cSLinJiawei    ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk
254884dbb3bSLinJiawei    ftq.io.roq_commits(i).bits := roq.io.commits.info(i)
255884dbb3bSLinJiawei  }
256884dbb3bSLinJiawei  ftq.io.redirect <> backendRedirect
257bbd262adSLinJiawei  ftq.io.flush := flushReg
258bbd262adSLinJiawei  ftq.io.flushIdx := RegNext(roq.io.flushOut.bits.ftqIdx)
259bbd262adSLinJiawei  ftq.io.flushOffset := RegNext(roq.io.flushOut.bits.ftqOffset)
260faf3cfa9SLinJiawei  ftq.io.frontendRedirect <> frontendRedirect
261dfde261eSljw  ftq.io.exuWriteback <> exuRedirect
262884dbb3bSLinJiawei
263dfde261eSljw  ftq.io.ftqRead.last.ptr := roq.io.flushOut.bits.ftqIdx
2649ed972adSLinJiawei  val flushPC = GetPcByFtq(
265dfde261eSljw    ftq.io.ftqRead.last.entry.ftqPC,
2669ed972adSLinJiawei    RegEnable(roq.io.flushOut.bits.ftqOffset, roq.io.flushOut.valid),
267dfde261eSljw    ftq.io.ftqRead.last.entry.lastPacketPC.valid,
268dfde261eSljw    ftq.io.ftqRead.last.entry.lastPacketPC.bits
2699ed972adSLinJiawei  )
270884dbb3bSLinJiawei
2719ed972adSLinJiawei  val flushRedirect = Wire(Valid(new Redirect))
272bbd262adSLinJiawei  flushRedirect.valid := flushReg
2739ed972adSLinJiawei  flushRedirect.bits := DontCare
2749ed972adSLinJiawei  flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush)
2759ed972adSLinJiawei  flushRedirect.bits.interrupt := true.B
276ac5a5d53SLinJiawei  flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid,
277ac5a5d53SLinJiawei    io.roqio.toCSR.trapTarget,
278ac5a5d53SLinJiawei    flushPC + 4.U // flush pipe
2799ed972adSLinJiawei  )
280c1b37c81Sljw  val flushRedirectReg = Wire(Valid(new Redirect))
281c1b37c81Sljw  flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B)
282c1b37c81Sljw  flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid)
2839ed972adSLinJiawei
284c1b37c81Sljw  io.frontend.redirect_cfiUpdate := Mux(flushRedirectReg.valid, flushRedirectReg, frontendRedirect)
28503380706SLinJiawei  io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry
286fc4776e4SLinJiawei  io.frontend.ftqEnqPtr := ftq.io.enqPtr
287fc4776e4SLinJiawei  io.frontend.ftqLeftOne := ftq.io.leftOne
28866bcc42fSYinan Xu
2898921b337SYinan Xu  decode.io.in <> io.frontend.cfVec
2902b8b2e7aSWilliam Wang  // currently, we only update wait table when isReplay
2912b8b2e7aSWilliam Wang  decode.io.waitTableUpdate(0) <> RegNext(redirectGen.io.waitTableUpdate)
2922b8b2e7aSWilliam Wang  decode.io.waitTableUpdate(1) := DontCare
2932b8b2e7aSWilliam Wang  decode.io.waitTableUpdate(1).valid := false.B
2942b8b2e7aSWilliam Wang  // decode.io.waitTableUpdate <> io.toLsBlock.waitTableUpdate
2952b8b2e7aSWilliam Wang  decode.io.csrCtrl := RegNext(io.csrCtrl)
2962b8b2e7aSWilliam Wang
2978921b337SYinan Xu
298884dbb3bSLinJiawei  val jumpInst = dispatch.io.enqIQCtrl(0).bits
2996060732cSLinJiawei  val ftqOffsetReg = Reg(UInt(log2Up(PredictWidth).W))
3006060732cSLinJiawei  ftqOffsetReg := jumpInst.cf.ftqOffset
301884dbb3bSLinJiawei  ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump
3027aa94463SLinJiawei  io.toIntBlock.jumpPc := GetPcByFtq(
3031670d147SLingrui98    ftq.io.ftqRead(0).entry.ftqPC, ftqOffsetReg,
3041670d147SLingrui98    ftq.io.ftqRead(0).entry.lastPacketPC.valid,
3051670d147SLingrui98    ftq.io.ftqRead(0).entry.lastPacketPC.bits
3067aa94463SLinJiawei  )
307148ba860SLinJiawei  io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target
3080412e00dSLinJiawei
309b424051cSYinan Xu  // pipeline between decode and dispatch
310b424051cSYinan Xu  for (i <- 0 until RenameWidth) {
311884dbb3bSLinJiawei    PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready,
312c1b37c81Sljw      flushReg || io.frontend.redirect_cfiUpdate.valid)
313b424051cSYinan Xu  }
3148921b337SYinan Xu
315884dbb3bSLinJiawei  rename.io.redirect <> backendRedirect
316bbd262adSLinJiawei  rename.io.flush := flushReg
3178921b337SYinan Xu  rename.io.roqCommits <> roq.io.commits
3188921b337SYinan Xu  rename.io.out <> dispatch.io.fromRename
31999b8dc2cSYinan Xu  rename.io.renameBypass <> dispatch.io.renameBypass
320049559e7SYinan Xu  rename.io.dispatchInfo <> dispatch.io.preDpInfo
321aac4464eSYinan Xu  rename.io.csrCtrl <> RegNext(io.csrCtrl)
3228921b337SYinan Xu
323884dbb3bSLinJiawei  dispatch.io.redirect <> backendRedirect
324bbd262adSLinJiawei  dispatch.io.flush := flushReg
32521b47d38SYinan Xu  dispatch.io.enqRoq <> roq.io.enq
32608fafef0SYinan Xu  dispatch.io.enqLsq <> io.toLsBlock.enqLsq
3272bb6eba1SYinan Xu  dispatch.io.readIntRf <> io.toIntBlock.readRf
3282bb6eba1SYinan Xu  dispatch.io.readFpRf <> io.toFpBlock.readRf
3293fae98acSYinan Xu  dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) =>
3303fae98acSYinan Xu    intBusyTable.io.allocPregs(i).valid := preg.isInt
3311c931a03SYinan Xu    fpBusyTable.io.allocPregs(i).valid := preg.isFp
3323fae98acSYinan Xu    intBusyTable.io.allocPregs(i).bits := preg.preg
3333fae98acSYinan Xu    fpBusyTable.io.allocPregs(i).bits := preg.preg
3343fae98acSYinan Xu  }
3358921b337SYinan Xu  dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist
3362bb6eba1SYinan Xu  dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl
33776e1d2a4SYikeZhou//  dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData
3388921b337SYinan Xu
3390412e00dSLinJiawei
340bbd262adSLinJiawei  fpBusyTable.io.flush := flushReg
341bbd262adSLinJiawei  intBusyTable.io.flush := flushReg
3423fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){
3431e2ad30cSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen
3443fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3453fae98acSYinan Xu  }
3463fae98acSYinan Xu  for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){
3473fae98acSYinan Xu    setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen
3483fae98acSYinan Xu    setPhyRegRdy.bits := wb.bits.uop.pdest
3493fae98acSYinan Xu  }
3508af95560SYinan Xu  intBusyTable.io.read <> dispatch.io.readIntState
3518af95560SYinan Xu  fpBusyTable.io.read <> dispatch.io.readFpState
3523fae98acSYinan Xu
353884dbb3bSLinJiawei  roq.io.redirect <> backendRedirect
354c1b37c81Sljw  val exeWbResults = VecInit(io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut)
355c1b37c81Sljw  for((roq_wb, wb) <- roq.io.exeWbResults.zip(exeWbResults)) {
356c1b37c81Sljw    roq_wb.valid := RegNext(wb.valid && !wb.bits.uop.roqIdx.needFlush(backendRedirect, flushReg))
357c1b37c81Sljw    roq_wb.bits := RegNext(wb.bits)
358c1b37c81Sljw  }
3590412e00dSLinJiawei
360884dbb3bSLinJiawei  // TODO: is 'backendRedirect' necesscary?
361884dbb3bSLinJiawei  io.toIntBlock.redirect <> backendRedirect
362bbd262adSLinJiawei  io.toIntBlock.flush <> flushReg
363*2225d46eSJiawei Lin  io.toIntBlock.debug_rat <> rename.io.debug_int_rat
364884dbb3bSLinJiawei  io.toFpBlock.redirect <> backendRedirect
365bbd262adSLinJiawei  io.toFpBlock.flush <> flushReg
366*2225d46eSJiawei Lin  io.toFpBlock.debug_rat <> rename.io.debug_fp_rat
367884dbb3bSLinJiawei  io.toLsBlock.redirect <> backendRedirect
368bbd262adSLinJiawei  io.toLsBlock.flush <> flushReg
3690412e00dSLinJiawei
3709916fbd7SYikeZhou  dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex
3719916fbd7SYikeZhou  dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex
3729916fbd7SYikeZhou
3731c2588aaSYinan Xu  // roq to int block
3741c2588aaSYinan Xu  io.roqio.toCSR <> roq.io.csr
375edd6ddbcSwakafa  io.roqio.toCSR.perfinfo.retiredInstr <> RegNext(roq.io.csr.perfinfo.retiredInstr)
3762d7c7105SYinan Xu  io.roqio.exception := roq.io.exception
3779ed972adSLinJiawei  io.roqio.exception.bits.uop.cf.pc := flushPC
3781c2588aaSYinan Xu  // roq to mem block
37910aac6e7SWilliam Wang  io.roqio.lsq <> roq.io.lsq
380edd6ddbcSwakafa
381edd6ddbcSwakafa  io.perfInfo.ctrlInfo.roqFull := RegNext(roq.io.roqFull)
382edd6ddbcSwakafa  io.perfInfo.ctrlInfo.intdqFull := RegNext(dispatch.io.ctrlInfo.intdqFull)
383edd6ddbcSwakafa  io.perfInfo.ctrlInfo.fpdqFull := RegNext(dispatch.io.ctrlInfo.fpdqFull)
384edd6ddbcSwakafa  io.perfInfo.ctrlInfo.lsdqFull := RegNext(dispatch.io.ctrlInfo.lsdqFull)
385edd6ddbcSwakafa  io.perfInfo.bpuInfo <> RegNext(ftq.io.bpuInfo)
3868921b337SYinan Xu}
387