1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 178921b337SYinan Xupackage xiangshan.backend 188921b337SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 208921b337SYinan Xuimport chisel3._ 218921b337SYinan Xuimport chisel3.util._ 2221732575SYinan Xuimport utils._ 238921b337SYinan Xuimport xiangshan._ 24de169c67SWilliam Wangimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 252b4e8253SYinan Xuimport xiangshan.backend.dispatch.{Dispatch, DispatchQueue} 262b4e8253SYinan Xuimport xiangshan.backend.rename.Rename 272b4e8253SYinan Xuimport xiangshan.backend.rob.{Rob, RobCSRIO, RobLsqIO} 282b4e8253SYinan Xuimport xiangshan.frontend.{FtqPtr, FtqRead} 29780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 30*20edb3f7SWilliam Wangimport difftest._ 318921b337SYinan Xu 32f06ca0bfSLingrui98class CtrlToFtqIO(implicit p: Parameters) extends XSBundle { 339aca92b9SYinan Xu val rob_commits = Vec(CommitWidth, Valid(new RobCommitInfo)) 34f06ca0bfSLingrui98 val stage2Redirect = Valid(new Redirect) 355e63d5cbSLingrui98 val stage3Redirect = ValidIO(new Redirect) 369aca92b9SYinan Xu val robFlush = Valid(new Bundle { 37f06ca0bfSLingrui98 val ftqIdx = Output(new FtqPtr) 38f06ca0bfSLingrui98 val ftqOffset = Output(UInt(log2Up(PredictWidth).W)) 39154904ceSWilliam Wang val replayInst = Output(Bool()) // not used for now 40f06ca0bfSLingrui98 }) 41f06ca0bfSLingrui98} 42f06ca0bfSLingrui98 432225d46eSJiawei Linclass RedirectGenerator(implicit p: Parameters) extends XSModule 44f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 45dfde261eSljw val numRedirect = exuParameters.JmpCnt + exuParameters.AluCnt 46884dbb3bSLinJiawei val io = IO(new Bundle() { 47dfde261eSljw val exuMispredict = Vec(numRedirect, Flipped(ValidIO(new ExuOutput))) 486c0bbf39Sljw val loadReplay = Flipped(ValidIO(new Redirect)) 499ed972adSLinJiawei val flush = Input(Bool()) 50e7b046c5Szoujr val stage1PcRead = Vec(numRedirect+1, new FtqRead(UInt(VAddrBits.W))) 51884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 52faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 53de169c67SWilliam Wang val memPredUpdate = Output(new MemPredUpdateReq) 54e7b046c5Szoujr val memPredPcRead = new FtqRead(UInt(VAddrBits.W)) // read req send form stage 2 55884dbb3bSLinJiawei }) 56884dbb3bSLinJiawei /* 57884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 58884dbb3bSLinJiawei | | | | | | | 59faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 6036d7aed5SLinJiawei | | 6136d7aed5SLinJiawei | | 6236d7aed5SLinJiawei | | Stage2 63884dbb3bSLinJiawei | | 64884dbb3bSLinJiawei redirect (flush backend) | 65884dbb3bSLinJiawei | | 66884dbb3bSLinJiawei === reg === | ======== 67884dbb3bSLinJiawei | | 68884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 69884dbb3bSLinJiawei | 70884dbb3bSLinJiawei redirect (send to frontend) 71884dbb3bSLinJiawei */ 72dfde261eSljw private class Wrapper(val n: Int) extends Bundle { 73dfde261eSljw val redirect = new Redirect 74dfde261eSljw val valid = Bool() 75dfde261eSljw val idx = UInt(log2Up(n).W) 76dfde261eSljw } 77435a337cSYinan Xu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 789aca92b9SYinan Xu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 79435a337cSYinan Xu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 80435a337cSYinan Xu (if (j < i) !xs(j).valid || compareVec(i)(j) 81435a337cSYinan Xu else if (j == i) xs(i).valid 82435a337cSYinan Xu else !xs(j).valid || !compareVec(j)(i)) 83435a337cSYinan Xu )).andR)) 84435a337cSYinan Xu resultOnehot 85dfde261eSljw } 86faf3cfa9SLinJiawei 87f06ca0bfSLingrui98 val redirects = io.exuMispredict.map(_.bits.redirect) :+ io.loadReplay.bits 88f06ca0bfSLingrui98 val stage1FtqReadPcs = 89de182b2aSLingrui98 (io.stage1PcRead zip redirects).map{ case (r, redirect) => 90f06ca0bfSLingrui98 r(redirect.ftqIdx, redirect.ftqOffset) 91f06ca0bfSLingrui98 } 92f7f707b0SLinJiawei 93dfde261eSljw def getRedirect(exuOut: Valid[ExuOutput]): ValidIO[Redirect] = { 94dfde261eSljw val redirect = Wire(Valid(new Redirect)) 95dfde261eSljw redirect.valid := exuOut.valid && exuOut.bits.redirect.cfiUpdate.isMisPred 96dfde261eSljw redirect.bits := exuOut.bits.redirect 97dfde261eSljw redirect 98dfde261eSljw } 99dfde261eSljw 100dfde261eSljw val jumpOut = io.exuMispredict.head 101435a337cSYinan Xu val allRedirect = VecInit(io.exuMispredict.map(x => getRedirect(x)) :+ io.loadReplay) 102435a337cSYinan Xu val oldestOneHot = selectOldestRedirect(allRedirect) 1039aca92b9SYinan Xu val needFlushVec = VecInit(allRedirect.map(_.bits.robIdx.needFlush(io.stage2Redirect, io.flush))) 104435a337cSYinan Xu val oldestValid = VecInit(oldestOneHot.zip(needFlushVec).map{ case (v, f) => v && !f }).asUInt.orR 105072158bfSYinan Xu val oldestExuOutput = Mux1H(io.exuMispredict.indices.map(oldestOneHot), io.exuMispredict) 106435a337cSYinan Xu val oldestRedirect = Mux1H(oldestOneHot, allRedirect) 107dfde261eSljw 1086060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 109435a337cSYinan Xu val s1_imm12_reg = RegNext(oldestExuOutput.bits.uop.ctrl.imm(11, 0)) 110435a337cSYinan Xu val s1_pd = RegNext(oldestExuOutput.bits.uop.cf.pd) 111435a337cSYinan Xu val s1_redirect_bits_reg = RegNext(oldestRedirect.bits) 112435a337cSYinan Xu val s1_redirect_valid_reg = RegNext(oldestValid) 113435a337cSYinan Xu val s1_redirect_onehot = RegNext(oldestOneHot) 114faf3cfa9SLinJiawei 115faf3cfa9SLinJiawei // stage1 -> stage2 11627c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 117faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 118faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 119faf3cfa9SLinJiawei 120072158bfSYinan Xu val s1_isReplay = s1_redirect_onehot.last 121072158bfSYinan Xu val s1_isJump = s1_redirect_onehot.head 122f06ca0bfSLingrui98 val real_pc = Mux1H(s1_redirect_onehot, stage1FtqReadPcs) 123dfde261eSljw val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s1_imm12_reg), XLEN) 124dfde261eSljw val snpc = real_pc + Mux(s1_pd.isRVC, 2.U, 4.U) 125435a337cSYinan Xu val target = Mux(s1_isReplay, 126c88c3a2aSYinan Xu real_pc, // replay from itself 127dfde261eSljw Mux(s1_redirect_bits_reg.cfiUpdate.taken, 128dfde261eSljw Mux(s1_isJump, s1_jumpTarget, brTarget), 1296060732cSLinJiawei snpc 130faf3cfa9SLinJiawei ) 131faf3cfa9SLinJiawei ) 1322b8b2e7aSWilliam Wang 133de169c67SWilliam Wang // get pc from ftq 134de169c67SWilliam Wang // valid only if redirect is caused by load violation 135de169c67SWilliam Wang // store_pc is used to update store set 136f06ca0bfSLingrui98 val store_pc = io.memPredPcRead(s1_redirect_bits_reg.stFtqIdx, s1_redirect_bits_reg.stFtqOffset) 1372b8b2e7aSWilliam Wang 138de169c67SWilliam Wang // update load violation predictor if load violation redirect triggered 139de169c67SWilliam Wang io.memPredUpdate.valid := RegNext(s1_isReplay && s1_redirect_valid_reg, init = false.B) 140de169c67SWilliam Wang // update wait table 141de169c67SWilliam Wang io.memPredUpdate.waddr := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 142de169c67SWilliam Wang io.memPredUpdate.wdata := true.B 143de169c67SWilliam Wang // update store set 144de169c67SWilliam Wang io.memPredUpdate.ldpc := RegNext(XORFold(real_pc(VAddrBits-1, 1), MemPredPCWidth)) 145de169c67SWilliam Wang // store pc is ready 1 cycle after s1_isReplay is judged 146de169c67SWilliam Wang io.memPredUpdate.stpc := XORFold(store_pc(VAddrBits-1, 1), MemPredPCWidth) 147de169c67SWilliam Wang 148dfde261eSljw val s2_target = RegEnable(target, enable = s1_redirect_valid_reg) 149dfde261eSljw val s2_pd = RegEnable(s1_pd, enable = s1_redirect_valid_reg) 150f06ca0bfSLingrui98 val s2_pc = RegEnable(real_pc, enable = s1_redirect_valid_reg) 151dfde261eSljw val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 152dfde261eSljw val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 153dfde261eSljw 154faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 155faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 156faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 157f06ca0bfSLingrui98 stage3CfiUpdate.pc := s2_pc 158faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 159cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 160dfde261eSljw stage3CfiUpdate.target := s2_target 161faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 162faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 163*20edb3f7SWilliam Wang 164*20edb3f7SWilliam Wang // recover runahead checkpoint if redirect 165*20edb3f7SWilliam Wang if (!env.FPGAPlatform) { 166*20edb3f7SWilliam Wang val runahead_redirect = Module(new DifftestRunaheadRedirectEvent) 167*20edb3f7SWilliam Wang runahead_redirect.io.clock := clock 168*20edb3f7SWilliam Wang runahead_redirect.io.coreid := hardId.U 169*20edb3f7SWilliam Wang runahead_redirect.io.valid := io.stage3Redirect.valid 170*20edb3f7SWilliam Wang runahead_redirect.io.pc := s2_pc // for debug only 171*20edb3f7SWilliam Wang runahead_redirect.io.target_pc := s2_target // for debug only 172*20edb3f7SWilliam Wang runahead_redirect.io.checkpoint_id := io.stage3Redirect.bits.debug_runahead_checkpoint_id // make sure it is right 173*20edb3f7SWilliam Wang } 174884dbb3bSLinJiawei} 175884dbb3bSLinJiawei 1762225d46eSJiawei Linclass CtrlBlock(implicit p: Parameters) extends XSModule 177f06ca0bfSLingrui98 with HasCircularQueuePtrHelper { 1788921b337SYinan Xu val io = IO(new Bundle { 1795cbe3dbdSLingrui98 val frontend = Flipped(new FrontendToCtrlIO) 1802b4e8253SYinan Xu val allocPregs = Vec(RenameWidth, Output(new ResetPregStateReq)) 1812b4e8253SYinan Xu val dispatch = Vec(3*dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 18266220144SYinan Xu // from int block 18366220144SYinan Xu val exuRedirect = Vec(exuParameters.AluCnt + exuParameters.JmpCnt, Flipped(ValidIO(new ExuOutput))) 18466220144SYinan Xu val stIn = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuInput))) 18566220144SYinan Xu val stOut = Vec(exuParameters.StuCnt, Flipped(ValidIO(new ExuOutput))) 18666220144SYinan Xu val memoryViolation = Flipped(ValidIO(new Redirect)) 18766220144SYinan Xu val enqLsq = Flipped(new LsqEnqIO) 18866220144SYinan Xu val jumpPc = Output(UInt(VAddrBits.W)) 18966220144SYinan Xu val jalr_target = Output(UInt(VAddrBits.W)) 1909aca92b9SYinan Xu val robio = new Bundle { 1911c2588aaSYinan Xu // to int block 1929aca92b9SYinan Xu val toCSR = new RobCSRIO 1933a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1941c2588aaSYinan Xu // to mem block 1959aca92b9SYinan Xu val lsq = new RobLsqIO 1961c2588aaSYinan Xu } 1972b8b2e7aSWilliam Wang val csrCtrl = Input(new CustomCSRCtrlIO) 198edd6ddbcSwakafa val perfInfo = Output(new Bundle{ 199edd6ddbcSwakafa val ctrlInfo = new Bundle { 2009aca92b9SYinan Xu val robFull = Input(Bool()) 201edd6ddbcSwakafa val intdqFull = Input(Bool()) 202edd6ddbcSwakafa val fpdqFull = Input(Bool()) 203edd6ddbcSwakafa val lsdqFull = Input(Bool()) 204edd6ddbcSwakafa } 205edd6ddbcSwakafa }) 206072158bfSYinan Xu val writeback = Vec(NRIntWritePorts + NRFpWritePorts, Flipped(ValidIO(new ExuOutput))) 20766220144SYinan Xu // redirect out 20866220144SYinan Xu val redirect = ValidIO(new Redirect) 20966220144SYinan Xu val flush = Output(Bool()) 21066220144SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 21166220144SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 2128921b337SYinan Xu }) 2138921b337SYinan Xu 2148921b337SYinan Xu val decode = Module(new DecodeStage) 2158921b337SYinan Xu val rename = Module(new Rename) 216694b0180SLinJiawei val dispatch = Module(new Dispatch) 2172b4e8253SYinan Xu val intDq = Module(new DispatchQueue(dpParams.IntDqSize, RenameWidth, dpParams.IntDqDeqWidth, "int")) 2182b4e8253SYinan Xu val fpDq = Module(new DispatchQueue(dpParams.FpDqSize, RenameWidth, dpParams.FpDqDeqWidth, "fp")) 2192b4e8253SYinan Xu val lsDq = Module(new DispatchQueue(dpParams.LsDqSize, RenameWidth, dpParams.LsDqDeqWidth, "ls")) 220884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2218921b337SYinan Xu 2229aca92b9SYinan Xu val robWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 2239aca92b9SYinan Xu val rob = Module(new Rob(robWbSize)) 2248921b337SYinan Xu 225f06ca0bfSLingrui98 val stage2Redirect = redirectGen.io.stage2Redirect 226f06ca0bfSLingrui98 val stage3Redirect = redirectGen.io.stage3Redirect 2279aca92b9SYinan Xu val flush = rob.io.flushOut.valid 228bbd262adSLinJiawei val flushReg = RegNext(flush) 229faf3cfa9SLinJiawei 23066220144SYinan Xu val exuRedirect = io.exuRedirect.map(x => { 231dfde261eSljw val valid = x.valid && x.bits.redirectValid 2329aca92b9SYinan Xu val killedByOlder = x.bits.uop.robIdx.needFlush(stage2Redirect, flushReg) 233dfde261eSljw val delayed = Wire(Valid(new ExuOutput)) 234dfde261eSljw delayed.valid := RegNext(valid && !killedByOlder, init = false.B) 235dfde261eSljw delayed.bits := RegEnable(x.bits, x.valid) 236dfde261eSljw delayed 237faf3cfa9SLinJiawei }) 238c1b37c81Sljw val loadReplay = Wire(Valid(new Redirect)) 23966220144SYinan Xu loadReplay.valid := RegNext(io.memoryViolation.valid && 2409aca92b9SYinan Xu !io.memoryViolation.bits.robIdx.needFlush(stage2Redirect, flushReg), 241c1b37c81Sljw init = false.B 242c1b37c81Sljw ) 24366220144SYinan Xu loadReplay.bits := RegEnable(io.memoryViolation.bits, io.memoryViolation.valid) 244f06ca0bfSLingrui98 io.frontend.fromFtq.getRedirectPcRead <> redirectGen.io.stage1PcRead 245f06ca0bfSLingrui98 io.frontend.fromFtq.getMemPredPcRead <> redirectGen.io.memPredPcRead 246dfde261eSljw redirectGen.io.exuMispredict <> exuRedirect 247c1b37c81Sljw redirectGen.io.loadReplay <> loadReplay 248bbd262adSLinJiawei redirectGen.io.flush := flushReg 2498921b337SYinan Xu 250884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2519aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).valid := rob.io.commits.valid(i) && !rob.io.commits.isWalk 2529aca92b9SYinan Xu io.frontend.toFtq.rob_commits(i).bits := rob.io.commits.info(i) 253884dbb3bSLinJiawei } 254f06ca0bfSLingrui98 io.frontend.toFtq.stage2Redirect <> stage2Redirect 2559aca92b9SYinan Xu io.frontend.toFtq.robFlush <> RegNext(rob.io.flushOut) 256884dbb3bSLinJiawei 2579aca92b9SYinan Xu val robPcRead = io.frontend.fromFtq.getRobFlushPcRead 2589aca92b9SYinan Xu val flushPC = robPcRead(rob.io.flushOut.bits.ftqIdx, rob.io.flushOut.bits.ftqOffset) 259884dbb3bSLinJiawei 2609ed972adSLinJiawei val flushRedirect = Wire(Valid(new Redirect)) 261bbd262adSLinJiawei flushRedirect.valid := flushReg 2629ed972adSLinJiawei flushRedirect.bits := DontCare 2639aca92b9SYinan Xu flushRedirect.bits.ftqIdx := RegEnable(rob.io.flushOut.bits.ftqIdx, flush) 2649ed972adSLinJiawei flushRedirect.bits.interrupt := true.B 2659aca92b9SYinan Xu flushRedirect.bits.cfiUpdate.target := Mux(io.robio.toCSR.isXRet || rob.io.exception.valid, 2669aca92b9SYinan Xu io.robio.toCSR.trapTarget, 2679aca92b9SYinan Xu Mux(RegEnable(rob.io.flushOut.bits.replayInst, flush), 2686a2edd8aSWilliam Wang flushPC, // replay inst 269ac5a5d53SLinJiawei flushPC + 4.U // flush pipe 2709ed972adSLinJiawei ) 2716a2edd8aSWilliam Wang ) 2729aca92b9SYinan Xu when (flushRedirect.valid && RegEnable(rob.io.flushOut.bits.replayInst, flush)) { 2733db2cf75SWilliam Wang XSDebug("replay inst (%x) from rob\n", flushPC); 2743db2cf75SWilliam Wang } 275c1b37c81Sljw val flushRedirectReg = Wire(Valid(new Redirect)) 276c1b37c81Sljw flushRedirectReg.valid := RegNext(flushRedirect.valid, init = false.B) 277c1b37c81Sljw flushRedirectReg.bits := RegEnable(flushRedirect.bits, enable = flushRedirect.valid) 2789ed972adSLinJiawei 2793d3c4d0eSLingrui98 io.frontend.toFtq.stage3Redirect := Mux(flushRedirectReg.valid, flushRedirectReg, stage3Redirect) 28066bcc42fSYinan Xu 2818921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2822b8b2e7aSWilliam Wang // currently, we only update wait table when isReplay 283de169c67SWilliam Wang decode.io.memPredUpdate(0) <> RegNext(redirectGen.io.memPredUpdate) 284de169c67SWilliam Wang decode.io.memPredUpdate(1) := DontCare 285de169c67SWilliam Wang decode.io.memPredUpdate(1).valid := false.B 2862b8b2e7aSWilliam Wang decode.io.csrCtrl := RegNext(io.csrCtrl) 2872b8b2e7aSWilliam Wang 2888921b337SYinan Xu 2892b4e8253SYinan Xu val jumpInst = io.dispatch(0).bits 290f06ca0bfSLingrui98 val jumpPcRead = io.frontend.fromFtq.getJumpPcRead 29168f95118SYinan Xu io.jumpPc := jumpPcRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 292f06ca0bfSLingrui98 val jumpTargetRead = io.frontend.fromFtq.target_read 29368f95118SYinan Xu io.jalr_target := jumpTargetRead(jumpInst.cf.ftqPtr, jumpInst.cf.ftqOffset) 2940412e00dSLinJiawei 2952b4e8253SYinan Xu // pipeline between decode and rename 2962b4e8253SYinan Xu val redirectValid = stage2Redirect.valid || flushReg 297b424051cSYinan Xu for (i <- 0 until RenameWidth) { 298884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 2993d3c4d0eSLingrui98 flushReg || io.frontend.toFtq.stage3Redirect.valid) 300b424051cSYinan Xu } 3018921b337SYinan Xu 302f06ca0bfSLingrui98 rename.io.redirect <> stage2Redirect 303bbd262adSLinJiawei rename.io.flush := flushReg 3049aca92b9SYinan Xu rename.io.robCommits <> rob.io.commits 3058921b337SYinan Xu 3062b4e8253SYinan Xu // pipeline between rename and dispatch 3072b4e8253SYinan Xu for (i <- 0 until RenameWidth) { 3082b4e8253SYinan Xu PipelineConnect(rename.io.out(i), dispatch.io.fromRename(i), dispatch.io.recv(i), redirectValid) 3092b4e8253SYinan Xu } 3102b4e8253SYinan Xu dispatch.io.renameBypass := RegEnable(rename.io.renameBypass, rename.io.out(0).fire) 3112b4e8253SYinan Xu dispatch.io.preDpInfo := RegEnable(rename.io.dispatchInfo, rename.io.out(0).fire) 3122b4e8253SYinan Xu 3132b4e8253SYinan Xu dispatch.io.flush <> flushReg 314f06ca0bfSLingrui98 dispatch.io.redirect <> stage2Redirect 3159aca92b9SYinan Xu dispatch.io.enqRob <> rob.io.enq 31666220144SYinan Xu dispatch.io.enqLsq <> io.enqLsq 3172b4e8253SYinan Xu dispatch.io.toIntDq <> intDq.io.enq 3182b4e8253SYinan Xu dispatch.io.toFpDq <> fpDq.io.enq 3192b4e8253SYinan Xu dispatch.io.toLsDq <> lsDq.io.enq 3202b4e8253SYinan Xu dispatch.io.allocPregs <> io.allocPregs 321de169c67SWilliam Wang dispatch.io.csrCtrl <> io.csrCtrl 32266220144SYinan Xu dispatch.io.storeIssue <> io.stIn 3232b4e8253SYinan Xu dispatch.io.singleStep := false.B 3240412e00dSLinJiawei 3252b4e8253SYinan Xu intDq.io.redirect <> stage2Redirect 3262b4e8253SYinan Xu intDq.io.flush <> flushReg 3272b4e8253SYinan Xu fpDq.io.redirect <> stage2Redirect 3282b4e8253SYinan Xu fpDq.io.flush <> flushReg 3292b4e8253SYinan Xu lsDq.io.redirect <> stage2Redirect 3302b4e8253SYinan Xu lsDq.io.flush <> flushReg 3312b4e8253SYinan Xu 3322b4e8253SYinan Xu io.dispatch <> intDq.io.deq ++ lsDq.io.deq ++ fpDq.io.deq 3333fae98acSYinan Xu 3349aca92b9SYinan Xu rob.io.redirect <> stage2Redirect 33566220144SYinan Xu val exeWbResults = VecInit(io.writeback ++ io.stOut) 336ebb8ebf8SYinan Xu val timer = GTimer() 3379aca92b9SYinan Xu for((rob_wb, wb) <- rob.io.exeWbResults.zip(exeWbResults)) { 3389aca92b9SYinan Xu rob_wb.valid := RegNext(wb.valid && !wb.bits.uop.robIdx.needFlush(stage2Redirect, flushReg)) 3399aca92b9SYinan Xu rob_wb.bits := RegNext(wb.bits) 3409aca92b9SYinan Xu rob_wb.bits.uop.debugInfo.writebackTime := timer 341c1b37c81Sljw } 3420412e00dSLinJiawei 3435cbe3dbdSLingrui98 io.redirect <> stage2Redirect 34466220144SYinan Xu io.flush <> flushReg 34566220144SYinan Xu io.debug_int_rat <> rename.io.debug_int_rat 34666220144SYinan Xu io.debug_fp_rat <> rename.io.debug_fp_rat 3470412e00dSLinJiawei 3489aca92b9SYinan Xu // rob to int block 3499aca92b9SYinan Xu io.robio.toCSR <> rob.io.csr 3509aca92b9SYinan Xu io.robio.toCSR.perfinfo.retiredInstr <> RegNext(rob.io.csr.perfinfo.retiredInstr) 3519aca92b9SYinan Xu io.robio.exception := rob.io.exception 3529aca92b9SYinan Xu io.robio.exception.bits.uop.cf.pc := flushPC 3532b4e8253SYinan Xu 3549aca92b9SYinan Xu // rob to mem block 3559aca92b9SYinan Xu io.robio.lsq <> rob.io.lsq 356edd6ddbcSwakafa 3579aca92b9SYinan Xu io.perfInfo.ctrlInfo.robFull := RegNext(rob.io.robFull) 3582b4e8253SYinan Xu io.perfInfo.ctrlInfo.intdqFull := RegNext(intDq.io.dqFull) 3592b4e8253SYinan Xu io.perfInfo.ctrlInfo.fpdqFull := RegNext(fpDq.io.dqFull) 3602b4e8253SYinan Xu io.perfInfo.ctrlInfo.lsdqFull := RegNext(lsDq.io.dqFull) 3618921b337SYinan Xu} 362