18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 58921b337SYinan Xuimport xiangshan._ 68921b337SYinan Xuimport xiangshan.backend.decode.{DecodeBuffer, DecodeStage} 78921b337SYinan Xuimport xiangshan.backend.rename.Rename 88921b337SYinan Xuimport xiangshan.backend.brq.Brq 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 128921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 137ca3937dSYinan Xuimport xiangshan.backend.roq.{Roq, RoqPtr, RoqCSRIO} 148921b337SYinan Xu 158921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 168921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 178921b337SYinan Xu val enqIqData = Vec(exuParameters.IntExuCnt, Output(new ExuInput)) 182bb6eba1SYinan Xu val readRf = Vec(NRIntReadPorts, Flipped(new RfReadPort)) 1966bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 208921b337SYinan Xu} 218921b337SYinan Xu 228921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 238921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 248921b337SYinan Xu val enqIqData = Vec(exuParameters.FpExuCnt, Output(new ExuInput)) 252bb6eba1SYinan Xu val readRf = Vec(NRFpReadPorts, Flipped(new RfReadPort)) 2666bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 278921b337SYinan Xu} 288921b337SYinan Xu 298921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 308921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 318921b337SYinan Xu val enqIqData = Vec(exuParameters.LsExuCnt, Output(new ExuInput)) 328921b337SYinan Xu val lsqIdxReq = Vec(RenameWidth, DecoupledIO(new MicroOp)) 3366bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 348921b337SYinan Xu} 358921b337SYinan Xu 36694b0180SLinJiaweiclass CtrlBlock extends XSModule { 378921b337SYinan Xu val io = IO(new Bundle { 388921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 398921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 408921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 418921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 428921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 438921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 448921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 45*1c2588aaSYinan Xu val roqio = new Bundle { 46*1c2588aaSYinan Xu // to int block 47*1c2588aaSYinan Xu val toCSR = new RoqCSRIO 48*1c2588aaSYinan Xu val exception = ValidIO(new MicroOp) 49*1c2588aaSYinan Xu val isInterrupt = Output(Bool()) 50*1c2588aaSYinan Xu // to mem block 51*1c2588aaSYinan Xu val commits = Vec(CommitWidth, ValidIO(new RoqCommit)) 52*1c2588aaSYinan Xu val roqDeqPtr = Output(new RoqPtr) 53*1c2588aaSYinan Xu } 54*1c2588aaSYinan Xu val oldestStore = Input(Valid(new RoqPtr)) 558921b337SYinan Xu }) 568921b337SYinan Xu 578921b337SYinan Xu val decode = Module(new DecodeStage) 588921b337SYinan Xu val brq = Module(new Brq) 598921b337SYinan Xu val decBuf = Module(new DecodeBuffer) 608921b337SYinan Xu val rename = Module(new Rename) 61694b0180SLinJiawei val dispatch = Module(new Dispatch) 628921b337SYinan Xu // TODO: move busyTable to dispatch1 638921b337SYinan Xu // val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 648921b337SYinan Xu // val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 658921b337SYinan Xu 660412e00dSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt + 1 67694b0180SLinJiawei 68694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 698921b337SYinan Xu 708921b337SYinan Xu val redirect = Mux( 718921b337SYinan Xu roq.io.redirect.valid, 728921b337SYinan Xu roq.io.redirect, 738921b337SYinan Xu Mux( 748921b337SYinan Xu brq.io.redirect.valid, 758921b337SYinan Xu brq.io.redirect, 768921b337SYinan Xu io.fromLsBlock.replay 778921b337SYinan Xu ) 788921b337SYinan Xu ) 798921b337SYinan Xu 8066bcc42fSYinan Xu io.frontend.redirect := redirect 8166bcc42fSYinan Xu io.frontend.redirect.valid := redirect.valid && !redirect.bits.isReplay 8266bcc42fSYinan Xu io.frontend.outOfOrderBrInfo <> brq.io.outOfOrderBrInfo 8366bcc42fSYinan Xu io.frontend.inOrderBrInfo <> brq.io.inOrderBrInfo 8466bcc42fSYinan Xu 858921b337SYinan Xu decode.io.in <> io.frontend.cfVec 868921b337SYinan Xu decode.io.toBrq <> brq.io.enqReqs 878921b337SYinan Xu decode.io.brTags <> brq.io.brTags 888921b337SYinan Xu decode.io.out <> decBuf.io.in 898921b337SYinan Xu 900412e00dSLinJiawei brq.io.roqRedirect <> roq.io.redirect 910412e00dSLinJiawei brq.io.memRedirect <> io.fromLsBlock.replay 920412e00dSLinJiawei brq.io.bcommit <> roq.io.bcommit 930412e00dSLinJiawei brq.io.enqReqs <> decode.io.toBrq 940412e00dSLinJiawei brq.io.exuRedirect <> io.fromIntBlock.exuRedirect 950412e00dSLinJiawei 968921b337SYinan Xu decBuf.io.isWalking := roq.io.commits(0).valid && roq.io.commits(0).bits.isWalk 978921b337SYinan Xu decBuf.io.redirect <> redirect 988921b337SYinan Xu decBuf.io.out <> rename.io.in 998921b337SYinan Xu 1008921b337SYinan Xu rename.io.redirect <> redirect 1018921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 1028921b337SYinan Xu // they should be moved to busytables 1030412e00dSLinJiawei rename.io.wbIntResults <> io.fromIntBlock.wbRegs 1040412e00dSLinJiawei rename.io.wbFpResults <> io.fromFpBlock.wbRegs 1058921b337SYinan Xu rename.io.intRfReadAddr <> dispatch.io.readIntRf.map(_.addr) 1068921b337SYinan Xu rename.io.fpRfReadAddr <> dispatch.io.readFpRf.map(_.addr) 1078921b337SYinan Xu rename.io.intPregRdy <> dispatch.io.intPregRdy 1088921b337SYinan Xu rename.io.fpPregRdy <> dispatch.io.fpPregRdy 1098921b337SYinan Xu rename.io.replayPregReq <> dispatch.io.replayPregReq 1108921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 1118921b337SYinan Xu 1128921b337SYinan Xu dispatch.io.redirect <> redirect 1138921b337SYinan Xu dispatch.io.toRoq <> roq.io.dp1Req 1148921b337SYinan Xu dispatch.io.roqIdxs <> roq.io.roqIdxs 1158921b337SYinan Xu dispatch.io.toLsroq <> io.toLsBlock.lsqIdxReq 1168921b337SYinan Xu dispatch.io.lsIdxs <> io.fromLsBlock.lsqIdxResp 117*1c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.valid := roq.io.commitRoqIndex.valid || io.oldestStore.valid 118*1c2588aaSYinan Xu dispatch.io.dequeueRoqIndex.bits := Mux(io.oldestStore.valid, 119*1c2588aaSYinan Xu io.oldestStore.bits, 1200412e00dSLinJiawei roq.io.commitRoqIndex.bits 1210412e00dSLinJiawei ) 1222bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 1232bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 1248921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 1252bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 1262bb6eba1SYinan Xu dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 1278921b337SYinan Xu 1280412e00dSLinJiawei 1290412e00dSLinJiawei roq.io.memRedirect <> io.fromLsBlock.replay 1300412e00dSLinJiawei roq.io.brqRedirect <> brq.io.redirect 1310412e00dSLinJiawei roq.io.dp1Req <> dispatch.io.toRoq 1320412e00dSLinJiawei 1330412e00dSLinJiawei 1340412e00dSLinJiawei roq.io.exeWbResults.take(roqWbSize-1).zip( 1350412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 1360412e00dSLinJiawei ).foreach{ 1370412e00dSLinJiawei case(x, y) => 1380412e00dSLinJiawei x.bits := y.bits 1390412e00dSLinJiawei x.valid := y.valid && !y.bits.redirectValid 1400412e00dSLinJiawei } 1410412e00dSLinJiawei roq.io.exeWbResults.last := brq.io.out 1420412e00dSLinJiawei 1430412e00dSLinJiawei io.toIntBlock.redirect := redirect 1440412e00dSLinJiawei io.toFpBlock.redirect := redirect 1450412e00dSLinJiawei io.toLsBlock.redirect := redirect 1460412e00dSLinJiawei 147*1c2588aaSYinan Xu // roq to int block 148*1c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 149*1c2588aaSYinan Xu io.roqio.exception.valid := roq.io.redirect.valid && roq.io.redirect.bits.isException 150*1c2588aaSYinan Xu io.roqio.exception.bits := roq.io.exception 151*1c2588aaSYinan Xu io.roqio.isInterrupt := roq.io.redirect.bits.isFlushPipe 152*1c2588aaSYinan Xu // roq to mem block 153*1c2588aaSYinan Xu io.roqio.roqDeqPtr := roq.io.roqDeqPtr 154*1c2588aaSYinan Xu io.roqio.commits := roq.io.commits 1558921b337SYinan Xu} 156