18921b337SYinan Xupackage xiangshan.backend 28921b337SYinan Xu 38921b337SYinan Xuimport chisel3._ 48921b337SYinan Xuimport chisel3.util._ 521732575SYinan Xuimport utils._ 68921b337SYinan Xuimport xiangshan._ 737e3a7b0SLinJiaweiimport xiangshan.backend.decode.{DecodeStage, ImmUnion} 88926ac22SLinJiaweiimport xiangshan.backend.rename.{BusyTable, Rename} 98921b337SYinan Xuimport xiangshan.backend.dispatch.Dispatch 108921b337SYinan Xuimport xiangshan.backend.exu._ 11694b0180SLinJiaweiimport xiangshan.backend.exu.Exu.exuConfigs 12884dbb3bSLinJiaweiimport xiangshan.backend.ftq.{Ftq, FtqRead, GetPcByFtq} 138921b337SYinan Xuimport xiangshan.backend.regfile.RfReadPort 143a474d38SYinan Xuimport xiangshan.backend.roq.{Roq, RoqCSRIO, RoqLsqIO, RoqPtr} 15780ade3fSYinan Xuimport xiangshan.mem.LsqEnqIO 168921b337SYinan Xu 178921b337SYinan Xuclass CtrlToIntBlockIO extends XSBundle { 188921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.IntExuCnt, DecoupledIO(new MicroOp)) 198af95560SYinan Xu val readRf = Vec(NRIntReadPorts, Output(UInt(PhyRegIdxWidth.W))) 208926ac22SLinJiawei val jumpPc = Output(UInt(VAddrBits.W)) 21cde9280dSLinJiawei val jalr_target = Output(UInt(VAddrBits.W)) 2282f87dffSYikeZhou // int block only uses port 0~7 2382f87dffSYikeZhou val readPortIndex = Vec(exuParameters.IntExuCnt, Output(UInt(log2Ceil(8 / 2).W))) // TODO parameterize 8 here 2466bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 252d7c7105SYinan Xu val flush = Output(Bool()) 268921b337SYinan Xu} 278921b337SYinan Xu 288921b337SYinan Xuclass CtrlToFpBlockIO extends XSBundle { 298921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.FpExuCnt, DecoupledIO(new MicroOp)) 308af95560SYinan Xu val readRf = Vec(NRFpReadPorts, Output(UInt(PhyRegIdxWidth.W))) 3182f87dffSYikeZhou // fp block uses port 0~11 3282f87dffSYikeZhou val readPortIndex = Vec(exuParameters.FpExuCnt, Output(UInt(log2Ceil((NRFpReadPorts - exuParameters.StuCnt) / 3).W))) 3366bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 342d7c7105SYinan Xu val flush = Output(Bool()) 358921b337SYinan Xu} 368921b337SYinan Xu 378921b337SYinan Xuclass CtrlToLsBlockIO extends XSBundle { 388921b337SYinan Xu val enqIqCtrl = Vec(exuParameters.LsExuCnt, DecoupledIO(new MicroOp)) 39780ade3fSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 4066bcc42fSYinan Xu val redirect = ValidIO(new Redirect) 412d7c7105SYinan Xu val flush = Output(Bool()) 428921b337SYinan Xu} 438921b337SYinan Xu 44faf3cfa9SLinJiaweiclass RedirectGenerator extends XSModule with HasCircularQueuePtrHelper { 45884dbb3bSLinJiawei val io = IO(new Bundle() { 46884dbb3bSLinJiawei val loadRelay = Flipped(ValidIO(new Redirect)) 47884dbb3bSLinJiawei val exuMispredict = Vec(exuParameters.JmpCnt + exuParameters.AluCnt, Flipped(ValidIO(new ExuOutput))) 489ed972adSLinJiawei val flush = Input(Bool()) 4936d7aed5SLinJiawei val stage2FtqRead = new FtqRead 50884dbb3bSLinJiawei val stage2Redirect = ValidIO(new Redirect) 51faf3cfa9SLinJiawei val stage3Redirect = ValidIO(new Redirect) 52884dbb3bSLinJiawei }) 53884dbb3bSLinJiawei /* 54884dbb3bSLinJiawei LoadQueue Jump ALU0 ALU1 ALU2 ALU3 exception Stage1 55884dbb3bSLinJiawei | | | | | | | 56faf3cfa9SLinJiawei |============= reg & compare =====| | ======== 5736d7aed5SLinJiawei | | 5836d7aed5SLinJiawei | | 5936d7aed5SLinJiawei | | Stage2 60884dbb3bSLinJiawei | | 61884dbb3bSLinJiawei redirect (flush backend) | 62884dbb3bSLinJiawei | | 63884dbb3bSLinJiawei === reg === | ======== 64884dbb3bSLinJiawei | | 65884dbb3bSLinJiawei |----- mux (exception first) -----| Stage3 66884dbb3bSLinJiawei | 67884dbb3bSLinJiawei redirect (send to frontend) 68884dbb3bSLinJiawei */ 69faf3cfa9SLinJiawei def selectOlderRedirect(x: Valid[Redirect], y: Valid[Redirect]): Valid[Redirect] = { 706060732cSLinJiawei Mux(x.valid, 716060732cSLinJiawei Mux(y.valid, 726060732cSLinJiawei Mux(isAfter(x.bits.roqIdx, y.bits.roqIdx), y, x), 736060732cSLinJiawei x 746060732cSLinJiawei ), 756060732cSLinJiawei y 766060732cSLinJiawei ) 77faf3cfa9SLinJiawei } 78aa0e2ba9SLinJiawei def selectOlderExuOutWithFlag(x: Valid[ExuOutput], y: Valid[ExuOutput]): (Valid[ExuOutput], Bool) = { 79aa0e2ba9SLinJiawei val yIsOlder = Mux(x.valid, 806060732cSLinJiawei Mux(y.valid, 81aa0e2ba9SLinJiawei Mux(isAfter(x.bits.redirect.roqIdx, y.bits.redirect.roqIdx), true.B, false.B), 82aa0e2ba9SLinJiawei false.B 836060732cSLinJiawei ), 84aa0e2ba9SLinJiawei true.B 856060732cSLinJiawei ) 86aa0e2ba9SLinJiawei val sel = Mux(yIsOlder, y, x) 87aa0e2ba9SLinJiawei (sel, yIsOlder) 88aa0e2ba9SLinJiawei } 89aa0e2ba9SLinJiawei def selectOlderExuOut(x: Valid[ExuOutput], y: Valid[ExuOutput]): Valid[ExuOutput] = { 90aa0e2ba9SLinJiawei selectOlderExuOutWithFlag(x, y)._1 91faf3cfa9SLinJiawei } 92faf3cfa9SLinJiawei val jumpOut = io.exuMispredict.head 93faf3cfa9SLinJiawei val oldestAluOut = ParallelOperation(io.exuMispredict.tail, selectOlderExuOut) 94aa0e2ba9SLinJiawei val (oldestExuOut, jumpIsOlder) = selectOlderExuOutWithFlag(oldestAluOut, jumpOut) // select between jump and alu 95faf3cfa9SLinJiawei 96faf3cfa9SLinJiawei val oldestMispredict = selectOlderRedirect(io.loadRelay, { 97faf3cfa9SLinJiawei val redirect = Wire(Valid(new Redirect)) 98faf3cfa9SLinJiawei redirect.valid := oldestExuOut.valid 99faf3cfa9SLinJiawei redirect.bits := oldestExuOut.bits.redirect 100faf3cfa9SLinJiawei redirect 101faf3cfa9SLinJiawei }) 102faf3cfa9SLinJiawei 103f7f707b0SLinJiawei XSDebug(oldestExuOut.valid, p"exuMispredict: ${Binary(Cat(io.exuMispredict.map(_.valid)))}\n") 104f7f707b0SLinJiawei 105aa0e2ba9SLinJiawei val s1_isJump = RegNext(jumpIsOlder, init = false.B) 1066060732cSLinJiawei val s1_jumpTarget = RegEnable(jumpOut.bits.redirect.cfiUpdate.target, jumpOut.valid) 107faf3cfa9SLinJiawei val s1_imm12_reg = RegEnable(oldestExuOut.bits.uop.ctrl.imm(11, 0), oldestExuOut.valid) 108faf3cfa9SLinJiawei val s1_pd = RegEnable(oldestExuOut.bits.uop.cf.pd, oldestExuOut.valid) 109faf3cfa9SLinJiawei val s1_redirect_bits_reg = Reg(new Redirect) 110faf3cfa9SLinJiawei val s1_redirect_valid_reg = RegInit(false.B) 111faf3cfa9SLinJiawei 112faf3cfa9SLinJiawei // stage1 -> stage2 1139ed972adSLinJiawei when(oldestMispredict.valid && !oldestMispredict.bits.roqIdx.needFlush(io.stage2Redirect, io.flush)){ 114faf3cfa9SLinJiawei s1_redirect_bits_reg := oldestMispredict.bits 115faf3cfa9SLinJiawei s1_redirect_valid_reg := true.B 116faf3cfa9SLinJiawei }.otherwise({ 117faf3cfa9SLinJiawei s1_redirect_valid_reg := false.B 118faf3cfa9SLinJiawei }) 11927c1214eSLinJiawei io.stage2Redirect.valid := s1_redirect_valid_reg && !io.flush 120faf3cfa9SLinJiawei io.stage2Redirect.bits := s1_redirect_bits_reg 121faf3cfa9SLinJiawei io.stage2Redirect.bits.cfiUpdate := DontCare 122faf3cfa9SLinJiawei // at stage2, we read ftq to get pc 123faf3cfa9SLinJiawei io.stage2FtqRead.ptr := s1_redirect_bits_reg.ftqIdx 124faf3cfa9SLinJiawei 125faf3cfa9SLinJiawei // stage3, calculate redirect target 1266060732cSLinJiawei val s2_isJump = RegNext(s1_isJump) 1276060732cSLinJiawei val s2_jumpTarget = RegEnable(s1_jumpTarget, s1_redirect_valid_reg) 128faf3cfa9SLinJiawei val s2_imm12_reg = RegEnable(s1_imm12_reg, s1_redirect_valid_reg) 129faf3cfa9SLinJiawei val s2_pd = RegEnable(s1_pd, s1_redirect_valid_reg) 1306060732cSLinJiawei val s2_redirect_bits_reg = RegEnable(s1_redirect_bits_reg, enable = s1_redirect_valid_reg) 1319ed972adSLinJiawei val s2_redirect_valid_reg = RegNext(s1_redirect_valid_reg && !io.flush, init = false.B) 132faf3cfa9SLinJiawei 133faf3cfa9SLinJiawei val ftqRead = io.stage2FtqRead.entry 13401f25297SLingrui98 val cfiUpdate_pc = 13501f25297SLingrui98 Cat(ftqRead.ftqPC.head(VAddrBits - s2_redirect_bits_reg.ftqOffset.getWidth - instOffsetBits), 1361670d147SLingrui98 s2_redirect_bits_reg.ftqOffset, 1371670d147SLingrui98 0.U(instOffsetBits.W)) 13801f25297SLingrui98 val real_pc = 13901f25297SLingrui98 GetPcByFtq(ftqRead.ftqPC, s2_redirect_bits_reg.ftqOffset, 14001f25297SLingrui98 ftqRead.lastPacketPC.valid, 14101f25297SLingrui98 ftqRead.lastPacketPC.bits) 14201f25297SLingrui98 val brTarget = real_pc + SignExt(ImmUnion.B.toImm32(s2_imm12_reg), XLEN) 14301f25297SLingrui98 val snpc = real_pc + Mux(s2_pd.isRVC, 2.U, 4.U) 144faf3cfa9SLinJiawei val isReplay = RedirectLevel.flushItself(s2_redirect_bits_reg.level) 145faf3cfa9SLinJiawei val target = Mux(isReplay, 14601f25297SLingrui98 real_pc, // repaly from itself 1476060732cSLinJiawei Mux(s2_redirect_bits_reg.cfiUpdate.taken, 1486060732cSLinJiawei Mux(s2_isJump, s2_jumpTarget, brTarget), 1496060732cSLinJiawei snpc 150faf3cfa9SLinJiawei ) 151faf3cfa9SLinJiawei ) 152faf3cfa9SLinJiawei io.stage3Redirect.valid := s2_redirect_valid_reg 153faf3cfa9SLinJiawei io.stage3Redirect.bits := s2_redirect_bits_reg 154faf3cfa9SLinJiawei val stage3CfiUpdate = io.stage3Redirect.bits.cfiUpdate 15501f25297SLingrui98 stage3CfiUpdate.pc := cfiUpdate_pc 156faf3cfa9SLinJiawei stage3CfiUpdate.pd := s2_pd 157faf3cfa9SLinJiawei stage3CfiUpdate.rasSp := ftqRead.rasSp 158faf3cfa9SLinJiawei stage3CfiUpdate.rasEntry := ftqRead.rasTop 159faf3cfa9SLinJiawei stage3CfiUpdate.hist := ftqRead.hist 160faf3cfa9SLinJiawei stage3CfiUpdate.predHist := ftqRead.predHist 161f6fc1a05Szoujr stage3CfiUpdate.specCnt := ftqRead.specCnt 162cde9280dSLinJiawei stage3CfiUpdate.predTaken := s2_redirect_bits_reg.cfiUpdate.predTaken 163faf3cfa9SLinJiawei stage3CfiUpdate.sawNotTakenBranch := VecInit((0 until PredictWidth).map{ i => 164744c623cSLingrui98 if(i == 0) false.B else Cat(ftqRead.br_mask.take(i)).orR() 165faf3cfa9SLinJiawei })(s2_redirect_bits_reg.ftqOffset) 166faf3cfa9SLinJiawei stage3CfiUpdate.target := target 167faf3cfa9SLinJiawei stage3CfiUpdate.taken := s2_redirect_bits_reg.cfiUpdate.taken 168faf3cfa9SLinJiawei stage3CfiUpdate.isMisPred := s2_redirect_bits_reg.cfiUpdate.isMisPred 169884dbb3bSLinJiawei} 170884dbb3bSLinJiawei 17121732575SYinan Xuclass CtrlBlock extends XSModule with HasCircularQueuePtrHelper { 1728921b337SYinan Xu val io = IO(new Bundle { 1738921b337SYinan Xu val frontend = Flipped(new FrontendToBackendIO) 1748921b337SYinan Xu val fromIntBlock = Flipped(new IntBlockToCtrlIO) 1758921b337SYinan Xu val fromFpBlock = Flipped(new FpBlockToCtrlIO) 1768921b337SYinan Xu val fromLsBlock = Flipped(new LsBlockToCtrlIO) 1778921b337SYinan Xu val toIntBlock = new CtrlToIntBlockIO 1788921b337SYinan Xu val toFpBlock = new CtrlToFpBlockIO 1798921b337SYinan Xu val toLsBlock = new CtrlToLsBlockIO 1801c2588aaSYinan Xu val roqio = new Bundle { 1811c2588aaSYinan Xu // to int block 1821c2588aaSYinan Xu val toCSR = new RoqCSRIO 1833a474d38SYinan Xu val exception = ValidIO(new ExceptionInfo) 1841c2588aaSYinan Xu // to mem block 18510aac6e7SWilliam Wang val lsq = new RoqLsqIO 1861c2588aaSYinan Xu } 1878921b337SYinan Xu }) 1888921b337SYinan Xu 189a165bd69Swangkaifan val difftestIO = IO(new Bundle() { 190a165bd69Swangkaifan val fromRoq = new Bundle() { 191a165bd69Swangkaifan val commit = Output(UInt(32.W)) 192a165bd69Swangkaifan val thisPC = Output(UInt(XLEN.W)) 193a165bd69Swangkaifan val thisINST = Output(UInt(32.W)) 194a165bd69Swangkaifan val skip = Output(UInt(32.W)) 195a165bd69Swangkaifan val wen = Output(UInt(32.W)) 196a165bd69Swangkaifan val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 197a165bd69Swangkaifan val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6 198a165bd69Swangkaifan val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6 199a165bd69Swangkaifan val isRVC = Output(UInt(32.W)) 200a165bd69Swangkaifan val scFailed = Output(Bool()) 20107635e87Swangkaifan val lpaddr = Output(Vec(CommitWidth, UInt(64.W))) 20207635e87Swangkaifan val ltype = Output(Vec(CommitWidth, UInt(32.W))) 20307635e87Swangkaifan val lfu = Output(Vec(CommitWidth, UInt(4.W))) 204a165bd69Swangkaifan } 205a165bd69Swangkaifan }) 206a165bd69Swangkaifan difftestIO <> DontCare 207a165bd69Swangkaifan 208884dbb3bSLinJiawei val ftq = Module(new Ftq) 20954bc08adSwangkaifan val trapIO = IO(new TrapIO()) 21054bc08adSwangkaifan trapIO <> DontCare 21154bc08adSwangkaifan 2128921b337SYinan Xu val decode = Module(new DecodeStage) 2138921b337SYinan Xu val rename = Module(new Rename) 214694b0180SLinJiawei val dispatch = Module(new Dispatch) 2153fae98acSYinan Xu val intBusyTable = Module(new BusyTable(NRIntReadPorts, NRIntWritePorts)) 2163fae98acSYinan Xu val fpBusyTable = Module(new BusyTable(NRFpReadPorts, NRFpWritePorts)) 217884dbb3bSLinJiawei val redirectGen = Module(new RedirectGenerator) 2188921b337SYinan Xu 219884dbb3bSLinJiawei val roqWbSize = NRIntWritePorts + NRFpWritePorts + exuParameters.StuCnt 220694b0180SLinJiawei 221694b0180SLinJiawei val roq = Module(new Roq(roqWbSize)) 2228921b337SYinan Xu 223884dbb3bSLinJiawei val backendRedirect = redirectGen.io.stage2Redirect 224faf3cfa9SLinJiawei val frontendRedirect = redirectGen.io.stage3Redirect 2252d7c7105SYinan Xu val flush = roq.io.flushOut.valid 226bbd262adSLinJiawei val flushReg = RegNext(flush) 227faf3cfa9SLinJiawei 228faf3cfa9SLinJiawei redirectGen.io.exuMispredict.zip(io.fromIntBlock.exuRedirect).map({case (x, y) => 229faf3cfa9SLinJiawei x.valid := y.valid && y.bits.redirect.cfiUpdate.isMisPred 230faf3cfa9SLinJiawei x.bits := y.bits 231faf3cfa9SLinJiawei }) 232faf3cfa9SLinJiawei redirectGen.io.loadRelay := io.fromLsBlock.replay 233bbd262adSLinJiawei redirectGen.io.flush := flushReg 2348921b337SYinan Xu 235884dbb3bSLinJiawei ftq.io.enq <> io.frontend.fetchInfo 236884dbb3bSLinJiawei for(i <- 0 until CommitWidth){ 2376060732cSLinJiawei ftq.io.roq_commits(i).valid := roq.io.commits.valid(i) && !roq.io.commits.isWalk 238884dbb3bSLinJiawei ftq.io.roq_commits(i).bits := roq.io.commits.info(i) 239884dbb3bSLinJiawei } 240884dbb3bSLinJiawei ftq.io.redirect <> backendRedirect 241bbd262adSLinJiawei ftq.io.flush := flushReg 242bbd262adSLinJiawei ftq.io.flushIdx := RegNext(roq.io.flushOut.bits.ftqIdx) 243bbd262adSLinJiawei ftq.io.flushOffset := RegNext(roq.io.flushOut.bits.ftqOffset) 244faf3cfa9SLinJiawei ftq.io.frontendRedirect <> frontendRedirect 245884dbb3bSLinJiawei ftq.io.exuWriteback <> io.fromIntBlock.exuRedirect 246884dbb3bSLinJiawei 24736d7aed5SLinJiawei ftq.io.ftqRead(1) <> redirectGen.io.stage2FtqRead 2489ed972adSLinJiawei ftq.io.ftqRead(2).ptr := roq.io.flushOut.bits.ftqIdx 2499ed972adSLinJiawei val flushPC = GetPcByFtq( 2509ed972adSLinJiawei ftq.io.ftqRead(2).entry.ftqPC, 2519ed972adSLinJiawei RegEnable(roq.io.flushOut.bits.ftqOffset, roq.io.flushOut.valid), 2521670d147SLingrui98 ftq.io.ftqRead(2).entry.lastPacketPC.valid, 2531670d147SLingrui98 ftq.io.ftqRead(2).entry.lastPacketPC.bits 2549ed972adSLinJiawei ) 255884dbb3bSLinJiawei 2569ed972adSLinJiawei val flushRedirect = Wire(Valid(new Redirect)) 257bbd262adSLinJiawei flushRedirect.valid := flushReg 2589ed972adSLinJiawei flushRedirect.bits := DontCare 2599ed972adSLinJiawei flushRedirect.bits.ftqIdx := RegEnable(roq.io.flushOut.bits.ftqIdx, flush) 2609ed972adSLinJiawei flushRedirect.bits.interrupt := true.B 261ac5a5d53SLinJiawei flushRedirect.bits.cfiUpdate.target := Mux(io.roqio.toCSR.isXRet || roq.io.exception.valid, 262ac5a5d53SLinJiawei io.roqio.toCSR.trapTarget, 263ac5a5d53SLinJiawei flushPC + 4.U // flush pipe 2649ed972adSLinJiawei ) 2659ed972adSLinJiawei 2669ed972adSLinJiawei io.frontend.redirect_cfiUpdate := Mux(flushRedirect.valid, flushRedirect, frontendRedirect) 26703380706SLinJiawei io.frontend.commit_cfiUpdate := ftq.io.commit_ftqEntry 268fc4776e4SLinJiawei io.frontend.ftqEnqPtr := ftq.io.enqPtr 269fc4776e4SLinJiawei io.frontend.ftqLeftOne := ftq.io.leftOne 27066bcc42fSYinan Xu 2718921b337SYinan Xu decode.io.in <> io.frontend.cfVec 2728921b337SYinan Xu 273884dbb3bSLinJiawei val jumpInst = dispatch.io.enqIQCtrl(0).bits 2746060732cSLinJiawei val ftqOffsetReg = Reg(UInt(log2Up(PredictWidth).W)) 2756060732cSLinJiawei ftqOffsetReg := jumpInst.cf.ftqOffset 276884dbb3bSLinJiawei ftq.io.ftqRead(0).ptr := jumpInst.cf.ftqPtr // jump 2777aa94463SLinJiawei io.toIntBlock.jumpPc := GetPcByFtq( 2781670d147SLingrui98 ftq.io.ftqRead(0).entry.ftqPC, ftqOffsetReg, 2791670d147SLingrui98 ftq.io.ftqRead(0).entry.lastPacketPC.valid, 2801670d147SLingrui98 ftq.io.ftqRead(0).entry.lastPacketPC.bits 2817aa94463SLinJiawei ) 282148ba860SLinJiawei io.toIntBlock.jalr_target := ftq.io.ftqRead(0).entry.target 2830412e00dSLinJiawei 284b424051cSYinan Xu // pipeline between decode and dispatch 285b424051cSYinan Xu for (i <- 0 until RenameWidth) { 286884dbb3bSLinJiawei PipelineConnect(decode.io.out(i), rename.io.in(i), rename.io.in(i).ready, 287bbd262adSLinJiawei io.frontend.redirect_cfiUpdate.valid) 288b424051cSYinan Xu } 2898921b337SYinan Xu 290884dbb3bSLinJiawei rename.io.redirect <> backendRedirect 291bbd262adSLinJiawei rename.io.flush := flushReg 2928921b337SYinan Xu rename.io.roqCommits <> roq.io.commits 2938921b337SYinan Xu rename.io.out <> dispatch.io.fromRename 29499b8dc2cSYinan Xu rename.io.renameBypass <> dispatch.io.renameBypass 295*049559e7SYinan Xu rename.io.dispatchInfo <> dispatch.io.preDpInfo 2968921b337SYinan Xu 297884dbb3bSLinJiawei dispatch.io.redirect <> backendRedirect 298bbd262adSLinJiawei dispatch.io.flush := flushReg 29921b47d38SYinan Xu dispatch.io.enqRoq <> roq.io.enq 30008fafef0SYinan Xu dispatch.io.enqLsq <> io.toLsBlock.enqLsq 3012bb6eba1SYinan Xu dispatch.io.readIntRf <> io.toIntBlock.readRf 3022bb6eba1SYinan Xu dispatch.io.readFpRf <> io.toFpBlock.readRf 3033fae98acSYinan Xu dispatch.io.allocPregs.zipWithIndex.foreach { case (preg, i) => 3043fae98acSYinan Xu intBusyTable.io.allocPregs(i).valid := preg.isInt 3051c931a03SYinan Xu fpBusyTable.io.allocPregs(i).valid := preg.isFp 3063fae98acSYinan Xu intBusyTable.io.allocPregs(i).bits := preg.preg 3073fae98acSYinan Xu fpBusyTable.io.allocPregs(i).bits := preg.preg 3083fae98acSYinan Xu } 3098921b337SYinan Xu dispatch.io.numExist <> io.fromIntBlock.numExist ++ io.fromFpBlock.numExist ++ io.fromLsBlock.numExist 3102bb6eba1SYinan Xu dispatch.io.enqIQCtrl <> io.toIntBlock.enqIqCtrl ++ io.toFpBlock.enqIqCtrl ++ io.toLsBlock.enqIqCtrl 31176e1d2a4SYikeZhou// dispatch.io.enqIQData <> io.toIntBlock.enqIqData ++ io.toFpBlock.enqIqData ++ io.toLsBlock.enqIqData 3128921b337SYinan Xu 3130412e00dSLinJiawei 314bbd262adSLinJiawei fpBusyTable.io.flush := flushReg 315bbd262adSLinJiawei intBusyTable.io.flush := flushReg 3163fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromIntBlock.wbRegs.zip(intBusyTable.io.wbPregs)){ 3171e2ad30cSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.rfWen 3183fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3193fae98acSYinan Xu } 3203fae98acSYinan Xu for((wb, setPhyRegRdy) <- io.fromFpBlock.wbRegs.zip(fpBusyTable.io.wbPregs)){ 3213fae98acSYinan Xu setPhyRegRdy.valid := wb.valid && wb.bits.uop.ctrl.fpWen 3223fae98acSYinan Xu setPhyRegRdy.bits := wb.bits.uop.pdest 3233fae98acSYinan Xu } 3248af95560SYinan Xu intBusyTable.io.read <> dispatch.io.readIntState 3258af95560SYinan Xu fpBusyTable.io.read <> dispatch.io.readFpState 3263fae98acSYinan Xu 327884dbb3bSLinJiawei roq.io.redirect <> backendRedirect 328c778d2afSLinJiawei roq.io.exeWbResults.zip( 3290412e00dSLinJiawei io.fromIntBlock.wbRegs ++ io.fromFpBlock.wbRegs ++ io.fromLsBlock.stOut 3300412e00dSLinJiawei ).foreach{ 3310412e00dSLinJiawei case(x, y) => 3320412e00dSLinJiawei x.bits := y.bits 333884dbb3bSLinJiawei x.valid := y.valid 3340412e00dSLinJiawei } 3350412e00dSLinJiawei 336884dbb3bSLinJiawei // TODO: is 'backendRedirect' necesscary? 337884dbb3bSLinJiawei io.toIntBlock.redirect <> backendRedirect 338bbd262adSLinJiawei io.toIntBlock.flush <> flushReg 339884dbb3bSLinJiawei io.toFpBlock.redirect <> backendRedirect 340bbd262adSLinJiawei io.toFpBlock.flush <> flushReg 341884dbb3bSLinJiawei io.toLsBlock.redirect <> backendRedirect 342bbd262adSLinJiawei io.toLsBlock.flush <> flushReg 3430412e00dSLinJiawei 3443d499721Swangkaifan if (!env.FPGAPlatform) { 345a165bd69Swangkaifan difftestIO.fromRoq <> roq.difftestIO 34654bc08adSwangkaifan trapIO <> roq.trapIO 347a165bd69Swangkaifan } 348a165bd69Swangkaifan 3499916fbd7SYikeZhou dispatch.io.readPortIndex.intIndex <> io.toIntBlock.readPortIndex 3509916fbd7SYikeZhou dispatch.io.readPortIndex.fpIndex <> io.toFpBlock.readPortIndex 3519916fbd7SYikeZhou 3521c2588aaSYinan Xu // roq to int block 3531c2588aaSYinan Xu io.roqio.toCSR <> roq.io.csr 3542d7c7105SYinan Xu io.roqio.exception := roq.io.exception 3559ed972adSLinJiawei io.roqio.exception.bits.uop.cf.pc := flushPC 3561c2588aaSYinan Xu // roq to mem block 35710aac6e7SWilliam Wang io.roqio.lsq <> roq.io.lsq 3588921b337SYinan Xu} 359