1720dd621STang Haojin/*************************************************************************************** 2720dd621STang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 3720dd621STang Haojin* Copyright (c) 2024 Institute of Computing Technology, Chinese Academy of Sciences 4720dd621STang Haojin* 5720dd621STang Haojin* XiangShan is licensed under Mulan PSL v2. 6720dd621STang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2. 7720dd621STang Haojin* You may obtain a copy of Mulan PSL v2 at: 8720dd621STang Haojin* http://license.coscl.org.cn/MulanPSL2 9720dd621STang Haojin* 10720dd621STang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11720dd621STang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12720dd621STang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13720dd621STang Haojin* 14720dd621STang Haojin* See the Mulan PSL v2 for more details. 15720dd621STang Haojin***************************************************************************************/ 16720dd621STang Haojin 17720dd621STang Haojinpackage top 18720dd621STang Haojin 19720dd621STang Haojinimport chisel3._ 20720dd621STang Haojinimport chisel3.util._ 218cfc24b2STang Haojinimport chisel3.experimental.dataview._ 22720dd621STang Haojinimport xiangshan._ 23720dd621STang Haojinimport utils._ 24720dd621STang Haojinimport utility._ 2530f35717Scz4eimport utility.sram.SramBroadcastBundle 26720dd621STang Haojinimport system._ 27720dd621STang Haojinimport device._ 28720dd621STang Haojinimport org.chipsalliance.cde.config._ 29720dd621STang Haojinimport freechips.rocketchip.amba.axi4._ 304a699e27Szhanglinjuanimport freechips.rocketchip.devices.debug.DebugModuleKey 31720dd621STang Haojinimport freechips.rocketchip.diplomacy._ 32720dd621STang Haojinimport freechips.rocketchip.interrupts._ 33720dd621STang Haojinimport freechips.rocketchip.tilelink._ 344b2c87baS梁森 Liang Senimport coupledL2.tl2chi.{CHIAsyncBridgeSink, PortIO} 35720dd621STang Haojinimport freechips.rocketchip.tile.MaxHartIdBits 364b2c87baS梁森 Liang Senimport freechips.rocketchip.util.{AsyncQueueParams, AsyncQueueSource} 374b2c87baS梁森 Liang Senimport chisel3.experimental.{ChiselAnnotation, annotate} 388e93c8f6STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation 39720dd621STang Haojin 40c33deca9Sklin02import difftest.common.DifftestWiring 41c33deca9Sklin02import difftest.util.Profile 42c33deca9Sklin02 43720dd621STang Haojinclass XSNoCTop()(implicit p: Parameters) extends BaseXSSoc with HasSoCParameter 44720dd621STang Haojin{ 45720dd621STang Haojin override lazy val desiredName: String = "XSTop" 46720dd621STang Haojin 47720dd621STang Haojin ResourceBinding { 48720dd621STang Haojin val width = ResourceInt(2) 49720dd621STang Haojin val model = "freechips,rocketchip-unknown" 50720dd621STang Haojin Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 51720dd621STang Haojin Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 52720dd621STang Haojin Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 53720dd621STang Haojin Resource(ResourceAnchors.root, "width").bind(width) 54720dd621STang Haojin Resource(ResourceAnchors.soc, "width").bind(width) 55720dd621STang Haojin Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 56720dd621STang Haojin def bindManagers(xbar: TLNexusNode) = { 57720dd621STang Haojin ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 58720dd621STang Haojin manager.resources.foreach(r => r.bind(manager.toResource)) 59720dd621STang Haojin } 60720dd621STang Haojin } 61720dd621STang Haojin } 62720dd621STang Haojin 63e2725c9eSzhanglinjuan require(enableCHI) 64e2725c9eSzhanglinjuan 65720dd621STang Haojin // xstile 668537b88aSTang Haojin val core_with_l2 = LazyModule(new XSTileWrap()(p.alter((site, here, up) => { 67720dd621STang Haojin case XSCoreParamsKey => tiles.head 68bb2f3f51STang Haojin case PerfCounterOptionsKey => up(PerfCounterOptionsKey).copy(perfDBHartID = tiles.head.HartId) 69720dd621STang Haojin }))) 70720dd621STang Haojin 71720dd621STang Haojin // imsic bus top 728cfc24b2STang Haojin val u_imsic_bus_top = LazyModule(new imsic_bus_top) 73720dd621STang Haojin 74720dd621STang Haojin // interrupts 75720dd621STang Haojin val clintIntNode = IntSourceNode(IntSourcePortSimple(1, 1, 2)) 76720dd621STang Haojin val debugIntNode = IntSourceNode(IntSourcePortSimple(1, 1, 1)) 77720dd621STang Haojin val plicIntNode = IntSourceNode(IntSourcePortSimple(1, 2, 1)) 788bc90631SZehao Liu val nmiIntNode = IntSourceNode(IntSourcePortSimple(1, 1, (new NonmaskableInterruptIO).elements.size)) 79720dd621STang Haojin val beuIntNode = IntSinkNode(IntSinkPortSimple(1, 1)) 808537b88aSTang Haojin core_with_l2.clintIntNode := clintIntNode 818537b88aSTang Haojin core_with_l2.debugIntNode := debugIntNode 828537b88aSTang Haojin core_with_l2.plicIntNode :*= plicIntNode 838bc90631SZehao Liu core_with_l2.nmiIntNode := nmiIntNode 847ff4ebdcSTang Haojin beuIntNode := core_with_l2.beuIntNode 85720dd621STang Haojin val clint = InModuleBody(clintIntNode.makeIOs()) 86720dd621STang Haojin val debug = InModuleBody(debugIntNode.makeIOs()) 87720dd621STang Haojin val plic = InModuleBody(plicIntNode.makeIOs()) 888bc90631SZehao Liu val nmi = InModuleBody(nmiIntNode.makeIOs()) 89720dd621STang Haojin val beu = InModuleBody(beuIntNode.makeIOs()) 90720dd621STang Haojin 914a699e27Szhanglinjuan // asynchronous bridge sink node 9216ae9ddcSTang Haojin val tlAsyncSinkOpt = Option.when(SeperateTLBus && EnableSeperateTLAsync)( 9316ae9ddcSTang Haojin LazyModule(new TLAsyncCrossingSink(SeperateTLAsyncBridge.get)) 944a699e27Szhanglinjuan ) 9516ae9ddcSTang Haojin tlAsyncSinkOpt.foreach(_.node := core_with_l2.tlAsyncSourceOpt.get.node) 964a699e27Szhanglinjuan // synchronous sink node 9716ae9ddcSTang Haojin val tlSyncSinkOpt = Option.when(SeperateTLBus && !EnableSeperateTLAsync)(TLTempNode()) 9816ae9ddcSTang Haojin tlSyncSinkOpt.foreach(_ := core_with_l2.tlSyncSourceOpt.get) 994a699e27Szhanglinjuan 10016ae9ddcSTang Haojin // The Manager Node is only used to make IO 10116ae9ddcSTang Haojin val tl = Option.when(SeperateTLBus)(TLManagerNode(Seq( 1024a699e27Szhanglinjuan TLSlavePortParameters.v1( 10316ae9ddcSTang Haojin managers = SeperateTLBusRanges map { address => 1044a699e27Szhanglinjuan TLSlaveParameters.v1( 10516ae9ddcSTang Haojin address = Seq(address), 1064a699e27Szhanglinjuan regionType = RegionType.UNCACHED, 10716ae9ddcSTang Haojin executable = true, 1084a699e27Szhanglinjuan supportsGet = TransferSizes(1, p(SoCParamsKey).L3BlockSize), 1094a699e27Szhanglinjuan supportsPutPartial = TransferSizes(1, p(SoCParamsKey).L3BlockSize), 1104a699e27Szhanglinjuan supportsPutFull = TransferSizes(1, p(SoCParamsKey).L3BlockSize), 1114a699e27Szhanglinjuan fifoId = Some(0) 1124a699e27Szhanglinjuan ) 11316ae9ddcSTang Haojin 11416ae9ddcSTang Haojin }, 1154a699e27Szhanglinjuan beatBytes = 8 1164a699e27Szhanglinjuan ) 1174a699e27Szhanglinjuan ))) 11816ae9ddcSTang Haojin val tlXbar = Option.when(SeperateTLBus)(TLXbar()) 11916ae9ddcSTang Haojin tlAsyncSinkOpt.foreach(sink => tlXbar.get := sink.node) 12016ae9ddcSTang Haojin tlSyncSinkOpt.foreach(sink => tlXbar.get := sink) 12116ae9ddcSTang Haojin tl.foreach(_ := tlXbar.get) 12216ae9ddcSTang Haojin // seperate TL io 12316ae9ddcSTang Haojin val io_tl = tl.map(x => InModuleBody(x.makeIOs())) 1244a699e27Szhanglinjuan 125720dd621STang Haojin // reset nodes 126720dd621STang Haojin val core_rst_node = BundleBridgeSource(() => Reset()) 1278537b88aSTang Haojin core_with_l2.tile.core_reset_sink := core_rst_node 128720dd621STang Haojin 129720dd621STang Haojin class XSNoCTopImp(wrapper: XSNoCTop) extends LazyRawModuleImp(wrapper) { 1308e93c8f6STang Haojin soc.XSTopPrefix.foreach { prefix => 1318e93c8f6STang Haojin val mod = this.toNamed 1328e93c8f6STang Haojin annotate(new ChiselAnnotation { 1338e93c8f6STang Haojin def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true) 1348e93c8f6STang Haojin }) 1358e93c8f6STang Haojin } 136720dd621STang Haojin FileRegisters.add("dts", dts) 137720dd621STang Haojin FileRegisters.add("graphml", graphML) 138720dd621STang Haojin FileRegisters.add("json", json) 139720dd621STang Haojin FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 140720dd621STang Haojin 141720dd621STang Haojin val clock = IO(Input(Clock())) 142720dd621STang Haojin val reset = IO(Input(AsyncReset())) 14369652e6eSTang Haojin val noc_clock = EnableCHIAsyncBridge.map(_ => IO(Input(Clock()))) 14469652e6eSTang Haojin val noc_reset = EnableCHIAsyncBridge.map(_ => IO(Input(AsyncReset()))) 1458537b88aSTang Haojin val soc_clock = IO(Input(Clock())) 1468537b88aSTang Haojin val soc_reset = IO(Input(AsyncReset())) 1474b2c87baS梁森 Liang Sen private val hasMbist = tiles.head.hasMbist 148602aa9f1Scz4e private val hasSramCtl = tiles.head.hasSramCtl 14930f35717Scz4e private val hasDFT = hasMbist || hasSramCtl 150720dd621STang Haojin val io = IO(new Bundle { 151720dd621STang Haojin val hartId = Input(UInt(p(MaxHartIdBits).W)) 152720dd621STang Haojin val riscv_halt = Output(Bool()) 15385a8d7caSZehao Liu val riscv_critical_error = Output(Bool()) 1543a3744e4Schengguanghui val hartResetReq = Input(Bool()) 155b30cb8bfSGuanghui Cheng val hartIsInReset = Output(Bool()) 1560700cab2STang Haojin val riscv_rst_vec = Input(UInt(soc.PAddrBits.W)) 157720dd621STang Haojin val chi = new PortIO 1588537b88aSTang Haojin val nodeID = Input(UInt(soc.NodeIDWidthList(issue).W)) 1596cb0b9a3SsinceforYy val clintTime = Input(ValidIO(UInt(64.W))) 160725e8ddcSchengguanghui val traceCoreInterface = new Bundle { 161725e8ddcSchengguanghui val fromEncoder = Input(new Bundle { 162725e8ddcSchengguanghui val enable = Bool() 163725e8ddcSchengguanghui val stall = Bool() 164725e8ddcSchengguanghui }) 165725e8ddcSchengguanghui val toEncoder = Output(new Bundle { 166725e8ddcSchengguanghui val cause = UInt(TraceCauseWidth.W) 167725e8ddcSchengguanghui val tval = UInt(TraceTvalWidth.W) 168725e8ddcSchengguanghui val priv = UInt(TracePrivWidth.W) 169725e8ddcSchengguanghui val iaddr = UInt((TraceTraceGroupNum * TraceIaddrWidth).W) 170725e8ddcSchengguanghui val itype = UInt((TraceTraceGroupNum * TraceItypeWidth).W) 171725e8ddcSchengguanghui val iretire = UInt((TraceTraceGroupNum * TraceIretireWidthCompressed).W) 172725e8ddcSchengguanghui val ilastsize = UInt((TraceTraceGroupNum * TraceIlastsizeWidth).W) 173725e8ddcSchengguanghui }) 174725e8ddcSchengguanghui } 17530f35717Scz4e val dft = Option.when(hasDFT)(Input(new SramBroadcastBundle)) 176e8b2ab2cSTang Haojin val dft_reset = Option.when(hasMbist)(Input(new DFTResetSignals())) 1774d7fbe77Syulightenyu val lp = Option.when(EnablePowerDown) (new LowPowerIO) 178720dd621STang Haojin }) 1798cfc24b2STang Haojin // imsic axi4 io 1808cfc24b2STang Haojin val imsic_axi4 = wrapper.u_imsic_bus_top.axi4.map(x => IO(Flipped(new VerilogAXI4Record(x.elts.head.params.copy(addrBits = 32))))) 181720dd621STang Haojin // imsic tl io 182720dd621STang Haojin val imsic_m_tl = wrapper.u_imsic_bus_top.tl_m.map(x => IO(chiselTypeOf(x.getWrappedValue))) 183720dd621STang Haojin val imsic_s_tl = wrapper.u_imsic_bus_top.tl_s.map(x => IO(chiselTypeOf(x.getWrappedValue))) 1848cfc24b2STang Haojin // imsic bare io 1858cfc24b2STang Haojin val imsic = wrapper.u_imsic_bus_top.module.msi.map(x => IO(chiselTypeOf(x))) 186720dd621STang Haojin 187e8b2ab2cSTang Haojin val noc_reset_sync = EnableCHIAsyncBridge.map(_ => withClockAndReset(noc_clock, noc_reset) { ResetGen(2, io.dft_reset) }) 188e8b2ab2cSTang Haojin val soc_reset_sync = withClockAndReset(soc_clock, soc_reset) { ResetGen(2, io.dft_reset) } 18930f35717Scz4e wrapper.core_with_l2.module.io.dft.zip(io.dft).foreach { case (a, b) => a := b } 19030f35717Scz4e wrapper.core_with_l2.module.io.dft_reset.zip(io.dft_reset).foreach { case (a, b) => a := b } 1918537b88aSTang Haojin // device clock and reset 1928537b88aSTang Haojin wrapper.u_imsic_bus_top.module.clock := soc_clock 1938537b88aSTang Haojin wrapper.u_imsic_bus_top.module.reset := soc_reset_sync 194720dd621STang Haojin 1958cfc24b2STang Haojin // imsic axi4 io connection 1968cfc24b2STang Haojin imsic_axi4.foreach(_.viewAs[AXI4Bundle] <> wrapper.u_imsic_bus_top.axi4.get.elements.head._2) 197720dd621STang Haojin // imsic tl io connection 198720dd621STang Haojin wrapper.u_imsic_bus_top.tl_m.foreach(_ <> imsic_m_tl.get) 199720dd621STang Haojin wrapper.u_imsic_bus_top.tl_s.foreach(_ <> imsic_s_tl.get) 2008cfc24b2STang Haojin // imsic bare io connection 2018cfc24b2STang Haojin wrapper.u_imsic_bus_top.module.msi.foreach(_ <> imsic.get) 202720dd621STang Haojin 203720dd621STang Haojin // input 204720dd621STang Haojin dontTouch(io) 205720dd621STang Haojin 2064d7fbe77Syulightenyu /* 2074d7fbe77Syulightenyu SoC control the sequence of power on/off with isolation/reset/clock 2084d7fbe77Syulightenyu */ 2094d7fbe77Syulightenyu val soc_rst_n = io.lp.map(_.i_cpu_sw_rst_n).getOrElse(true.B) 2104d7fbe77Syulightenyu val soc_iso_en = io.lp.map(_.i_cpu_iso_en).getOrElse(false.B) 2114d7fbe77Syulightenyu 2124d7fbe77Syulightenyu /* Core+L2 reset when: 2134d7fbe77Syulightenyu 1. normal reset from SoC 2144d7fbe77Syulightenyu 2. SoC initialize reset during Power on/off flow 2154d7fbe77Syulightenyu */ 2164d7fbe77Syulightenyu val cpuReset = reset.asBool || !soc_rst_n 2174d7fbe77Syulightenyu 2184d7fbe77Syulightenyu //Interrupt sources collect 2194d7fbe77Syulightenyu val msip = clint.head(0) 2204d7fbe77Syulightenyu val mtip = clint.head(1) 2214d7fbe77Syulightenyu val meip = plic.head(0) 2224d7fbe77Syulightenyu val seip = plic.last(0) 2234d7fbe77Syulightenyu val nmi_31 = nmi.head(0) 2244d7fbe77Syulightenyu val nmi_43 = nmi.head(1) 2254d7fbe77Syulightenyu val msi_info_vld = core_with_l2.module.io.msiInfo.valid 2264d7fbe77Syulightenyu val intSrc = Cat(msip, mtip, meip, seip, nmi_31, nmi_43, msi_info_vld) 2274d7fbe77Syulightenyu 2284d7fbe77Syulightenyu /* 2294d7fbe77Syulightenyu * CPU Low Power State: 2304d7fbe77Syulightenyu * 1. core+L2 Low power state transactions is triggered by l2 flush request from core CSR 2314d7fbe77Syulightenyu * 2. wait L2 flush done 2324d7fbe77Syulightenyu * 3. wait Core to wfi -> send out < io.o_cpu_no_op > 2334d7fbe77Syulightenyu */ 2344d7fbe77Syulightenyu val sIDLE :: sL2FLUSH :: sWAITWFI :: sEXITCO :: sPOFFREQ :: Nil = Enum(5) 2354d7fbe77Syulightenyu val lpState = withClockAndReset(clock, cpuReset.asAsyncReset) {RegInit(sIDLE)} 2364d7fbe77Syulightenyu val l2_flush_en = core_with_l2.module.io.l2_flush_en.getOrElse(false.B) 2374d7fbe77Syulightenyu val l2_flush_done = core_with_l2.module.io.l2_flush_done.getOrElse(false.B) 2384d7fbe77Syulightenyu val isWFI = core_with_l2.module.io.cpu_halt 2394d7fbe77Syulightenyu val exitco = !io.chi.syscoreq & !io.chi.syscoack 240*814aa9ecSyulightenyu val QACTIVE = WireInit(false.B) 241*814aa9ecSyulightenyu val QACCEPTn = WireInit(false.B) 242*814aa9ecSyulightenyu lpState := lpStateNext(lpState, l2_flush_en, l2_flush_done, isWFI, exitco, QACTIVE, QACCEPTn) 2434d7fbe77Syulightenyu io.lp.foreach { lp => lp.o_cpu_no_op := lpState === sPOFFREQ } // inform SoC core+l2 want to power off 2444d7fbe77Syulightenyu 2454d7fbe77Syulightenyu /*WFI clock Gating state 2464d7fbe77Syulightenyu 1. works only when lpState is IDLE means Core+L2 works in normal state 2474d7fbe77Syulightenyu 2. when Core is in wfi state, core+l2 clock is gated 2484d7fbe77Syulightenyu 3. only reset/interrupt/snoop could recover core+l2 clock 2494d7fbe77Syulightenyu */ 250ce80648bSyulightenyu val sNORMAL :: sGCLOCK :: sAWAKE :: sFLITWAKE :: Nil = Enum(4) 2514d7fbe77Syulightenyu val wfiState = withClockAndReset(clock, cpuReset.asAsyncReset) {RegInit(sNORMAL)} 2524d7fbe77Syulightenyu val isNormal = lpState === sIDLE 2534d7fbe77Syulightenyu val wfiGateClock = withClockAndReset(clock, cpuReset.asAsyncReset) {RegInit(false.B)} 254ce80648bSyulightenyu val flitpend = io.chi.rx.snp.flitpend | io.chi.rx.rsp.flitpend | io.chi.rx.dat.flitpend 255ce80648bSyulightenyu wfiState := WfiStateNext(wfiState, isWFI, isNormal, flitpend, intSrc) 2564d7fbe77Syulightenyu 2574d7fbe77Syulightenyu if (WFIClockGate) { 2584d7fbe77Syulightenyu wfiGateClock := (wfiState === sGCLOCK) 2594d7fbe77Syulightenyu }else { 2604d7fbe77Syulightenyu wfiGateClock := false.B 2614d7fbe77Syulightenyu } 2624d7fbe77Syulightenyu 2634d7fbe77Syulightenyu 2644d7fbe77Syulightenyu 2654d7fbe77Syulightenyu /* during power down sequence, SoC reset will gate clock */ 2664d7fbe77Syulightenyu val pwrdownGateClock = withClockAndReset(clock, cpuReset.asAsyncReset) {RegInit(false.B)} 2674d7fbe77Syulightenyu pwrdownGateClock := !soc_rst_n && lpState === sPOFFREQ 2684d7fbe77Syulightenyu /* 2694d7fbe77Syulightenyu physical power off handshake: 2704d7fbe77Syulightenyu i_cpu_pwrdown_req_n 2714d7fbe77Syulightenyu o_cpu_pwrdown_ack_n means all power is safely on 2724d7fbe77Syulightenyu */ 2734d7fbe77Syulightenyu val soc_pwrdown_n = io.lp.map(_.i_cpu_pwrdown_req_n).getOrElse(true.B) 2744d7fbe77Syulightenyu io.lp.foreach { lp => lp.o_cpu_pwrdown_ack_n := core_with_l2.module.io.pwrdown_ack_n.getOrElse(true.B) } 2754d7fbe77Syulightenyu 2764d7fbe77Syulightenyu 2774d7fbe77Syulightenyu /* Core+L2 hardware initial clock gating as: 2784d7fbe77Syulightenyu 1. Gate clock when SoC reset CPU with < io.i_cpu_sw_rst_n > valid 2794d7fbe77Syulightenyu 2. Gate clock when SoC is enable clock (Core+L2 in normal state) and core is in wfi state 2804d7fbe77Syulightenyu 3. Disable clock gate at the cycle of Flitpend valid in rx.snp channel 2814d7fbe77Syulightenyu */ 2824d7fbe77Syulightenyu val cpuClockEn = !wfiGateClock && !pwrdownGateClock | io.chi.rx.snp.flitpend 2834d7fbe77Syulightenyu 2844d7fbe77Syulightenyu dontTouch(wfiGateClock) 2854d7fbe77Syulightenyu dontTouch(pwrdownGateClock) 2864d7fbe77Syulightenyu dontTouch(cpuClockEn) 2874d7fbe77Syulightenyu 2884d7fbe77Syulightenyu core_with_l2.module.clock := ClockGate(false.B, cpuClockEn, clock) 2894d7fbe77Syulightenyu core_with_l2.module.reset := cpuReset.asAsyncReset 2907ff4ebdcSTang Haojin core_with_l2.module.noc_reset.foreach(_ := noc_reset.get) 2917ff4ebdcSTang Haojin core_with_l2.module.soc_reset := soc_reset 292720dd621STang Haojin core_with_l2.module.io.hartId := io.hartId 293720dd621STang Haojin core_with_l2.module.io.nodeID.get := io.nodeID 294720dd621STang Haojin io.riscv_halt := core_with_l2.module.io.cpu_halt 29585a8d7caSZehao Liu io.riscv_critical_error := core_with_l2.module.io.cpu_crtical_error 2963a3744e4Schengguanghui core_with_l2.module.io.hartResetReq := io.hartResetReq 297b30cb8bfSGuanghui Cheng io.hartIsInReset := core_with_l2.module.io.hartIsInReset 298720dd621STang Haojin core_with_l2.module.io.reset_vector := io.riscv_rst_vec 299*814aa9ecSyulightenyu core_with_l2.module.io.iso_en.foreach { _ := io.lp.map(_.i_cpu_iso_en).getOrElse(false.B) } 300*814aa9ecSyulightenyu core_with_l2.module.io.pwrdown_req_n.foreach { _ := io.lp.map(_.i_cpu_pwrdown_req_n).getOrElse(true.B) } 3013ad9f3ddSchengguanghui // trace Interface 3023ad9f3ddSchengguanghui val traceInterface = core_with_l2.module.io.traceCoreInterface 3033ad9f3ddSchengguanghui traceInterface.fromEncoder := io.traceCoreInterface.fromEncoder 3043ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.priv := traceInterface.toEncoder.priv 3053ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.cause := traceInterface.toEncoder.trap.cause 3063ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.tval := traceInterface.toEncoder.trap.tval 3073ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.iaddr := VecInit(traceInterface.toEncoder.groups.map(_.bits.iaddr)).asUInt 3083ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.itype := VecInit(traceInterface.toEncoder.groups.map(_.bits.itype)).asUInt 3093ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.iretire := VecInit(traceInterface.toEncoder.groups.map(_.bits.iretire)).asUInt 3103ad9f3ddSchengguanghui io.traceCoreInterface.toEncoder.ilastsize := VecInit(traceInterface.toEncoder.groups.map(_.bits.ilastsize)).asUInt 3112f9ea954STang Haojin 312e2725c9eSzhanglinjuan EnableClintAsyncBridge match { 313e2725c9eSzhanglinjuan case Some(param) => 3147ff4ebdcSTang Haojin withClockAndReset(soc_clock, soc_reset_sync) { 3157ff4ebdcSTang Haojin val source = Module(new AsyncQueueSource(UInt(64.W), param)) 316e2725c9eSzhanglinjuan source.io.enq.valid := io.clintTime.valid 317e2725c9eSzhanglinjuan source.io.enq.bits := io.clintTime.bits 3187ff4ebdcSTang Haojin core_with_l2.module.io.clintTime <> source.io.async 3197ff4ebdcSTang Haojin } 320e2725c9eSzhanglinjuan case None => 3217ff4ebdcSTang Haojin core_with_l2.module.io.clintTime <> io.clintTime 322e2725c9eSzhanglinjuan } 323e2725c9eSzhanglinjuan 324e2725c9eSzhanglinjuan EnableCHIAsyncBridge match { 325e2725c9eSzhanglinjuan case Some(param) => 3267ff4ebdcSTang Haojin withClockAndReset(noc_clock.get, noc_reset_sync.get) { 3277ff4ebdcSTang Haojin val sink = Module(new CHIAsyncBridgeSink(param)) 3287ff4ebdcSTang Haojin sink.io.async <> core_with_l2.module.io.chi 329e2725c9eSzhanglinjuan io.chi <> sink.io.deq 3307ff4ebdcSTang Haojin } 331e2725c9eSzhanglinjuan case None => 3327ff4ebdcSTang Haojin io.chi <> core_with_l2.module.io.chi 333e2725c9eSzhanglinjuan } 3346cb0b9a3SsinceforYy 3354a699e27Szhanglinjuan // Seperate DebugModule TL Async Queue Sink 33616ae9ddcSTang Haojin if (SeperateTLBus && EnableSeperateTLAsync) { 33716ae9ddcSTang Haojin tlAsyncSinkOpt.get.module.clock := soc_clock 33816ae9ddcSTang Haojin tlAsyncSinkOpt.get.module.reset := soc_reset_sync 3394a699e27Szhanglinjuan } 3404a699e27Szhanglinjuan 3418cfc24b2STang Haojin core_with_l2.module.io.msiInfo.valid := wrapper.u_imsic_bus_top.module.msiio.vld_req 3428cfc24b2STang Haojin core_with_l2.module.io.msiInfo.bits := wrapper.u_imsic_bus_top.module.msiio.data 3438cfc24b2STang Haojin wrapper.u_imsic_bus_top.module.msiio.vld_ack := core_with_l2.module.io.msiAck 344720dd621STang Haojin // tie off core soft reset 345720dd621STang Haojin core_rst_node.out.head._1 := false.B.asAsyncReset 346720dd621STang Haojin 347720dd621STang Haojin core_with_l2.module.io.debugTopDown.l3MissMatch := false.B 348e836c770SZhaoyang You core_with_l2.module.io.l3Miss := false.B 349720dd621STang Haojin } 350720dd621STang Haojin 351720dd621STang Haojin lazy val module = new XSNoCTopImp(this) 352720dd621STang Haojin} 353c33deca9Sklin02 354c33deca9Sklin02class XSNoCDiffTop(implicit p: Parameters) extends Module { 355c33deca9Sklin02 override val desiredName: String = "XSDiffTop" 356c33deca9Sklin02 val l_soc = LazyModule(new XSNoCTop()) 357c33deca9Sklin02 val soc = Module(l_soc.module) 358c33deca9Sklin02 359c33deca9Sklin02 // Expose XSTop IOs outside, i.e. io 360c33deca9Sklin02 def exposeIO(data: Data, name: String): Unit = { 361c33deca9Sklin02 val dummy = IO(chiselTypeOf(data)).suggestName(name) 362c33deca9Sklin02 dummy <> data 363c33deca9Sklin02 } 364c33deca9Sklin02 def exposeOptionIO(data: Option[Data], name: String): Unit = { 365c33deca9Sklin02 if (data.isDefined) { 366c33deca9Sklin02 val dummy = IO(chiselTypeOf(data.get)).suggestName(name) 367c33deca9Sklin02 dummy <> data.get 368c33deca9Sklin02 } 369c33deca9Sklin02 } 370c33deca9Sklin02 exposeIO(l_soc.clint, "clint") 371c33deca9Sklin02 exposeIO(l_soc.debug, "debug") 372c33deca9Sklin02 exposeIO(l_soc.plic, "plic") 373c33deca9Sklin02 exposeIO(l_soc.beu, "beu") 374c33deca9Sklin02 exposeIO(l_soc.nmi, "nmi") 375c33deca9Sklin02 soc.clock := clock 376c33deca9Sklin02 soc.reset := reset.asAsyncReset 377c33deca9Sklin02 exposeIO(soc.soc_clock, "soc_clock") 378c33deca9Sklin02 exposeIO(soc.soc_reset, "soc_reset") 379c33deca9Sklin02 exposeIO(soc.io, "io") 380c33deca9Sklin02 exposeOptionIO(soc.noc_clock, "noc_clock") 381c33deca9Sklin02 exposeOptionIO(soc.noc_reset, "noc_reset") 3828cfc24b2STang Haojin exposeOptionIO(soc.imsic_axi4, "imsic_axi4") 3838cfc24b2STang Haojin exposeOptionIO(soc.imsic_m_tl, "imsic_m_tl") 3848cfc24b2STang Haojin exposeOptionIO(soc.imsic_s_tl, "imsic_s_tl") 3858cfc24b2STang Haojin exposeOptionIO(soc.imsic, "imsic") 386c33deca9Sklin02 387c33deca9Sklin02 // TODO: 388c33deca9Sklin02 // XSDiffTop is only part of DUT, we can not instantiate difftest here. 389c33deca9Sklin02 // Temporarily we collect Performance counters for each DiffTop, need control signals passed from Difftest 390c33deca9Sklin02 val timer = IO(Input(UInt(64.W))) 391c33deca9Sklin02 val logEnable = IO(Input(Bool())) 392c33deca9Sklin02 val clean = IO(Input(Bool())) 393c33deca9Sklin02 val dump = IO(Input(Bool())) 394c33deca9Sklin02 XSLog.collect(timer, logEnable, clean, dump) 395c33deca9Sklin02 DifftestWiring.createAndConnectExtraIOs() 396c33deca9Sklin02 Profile.generateJson("XiangShan") 397c33deca9Sklin02 XSNoCDiffTopChecker() 398c33deca9Sklin02} 399c33deca9Sklin02 400c33deca9Sklin02// TODO: 401c33deca9Sklin02// Currently we use two-step XiangShan-Difftest, generating XS(with Diff Interface only) and Difftest seperately 402c33deca9Sklin02// To avoid potential interface problem between XS and Diff, we add Checker and CI(dual-core) 403c33deca9Sklin02// We will try one-step XS-Diff later 404c33deca9Sklin02object XSNoCDiffTopChecker { 405c33deca9Sklin02 def apply(): Unit = { 406c33deca9Sklin02 val verilog = 407c33deca9Sklin02 """ 408c33deca9Sklin02 |`define CONFIG_XSCORE_NR 2 409c33deca9Sklin02 |`include "gateway_interface.svh" 410c33deca9Sklin02 |module XSDiffTopChecker( 411c33deca9Sklin02 | input cpu_clk, 412c33deca9Sklin02 | input cpu_rstn, 413c33deca9Sklin02 | input sys_clk, 414c33deca9Sklin02 | input sys_rstn 415c33deca9Sklin02 |); 416c33deca9Sklin02 |wire [63:0] timer; 417c33deca9Sklin02 |wire logEnable; 418c33deca9Sklin02 |wire clean; 419c33deca9Sklin02 |wire dump; 420c33deca9Sklin02 |// FIXME: use siganls from Difftest rather than default value 421c33deca9Sklin02 |assign timer = 64'b0; 422c33deca9Sklin02 |assign logEnable = 1'b0; 423c33deca9Sklin02 |assign clean = 1'b0; 424c33deca9Sklin02 |assign dump = 1'b0; 425c33deca9Sklin02 |gateway_if gateway_if_i(); 426c33deca9Sklin02 |core_if core_if_o[`CONFIG_XSCORE_NR](); 427c33deca9Sklin02 |generate 428c33deca9Sklin02 | genvar i; 429c33deca9Sklin02 | for (i = 0; i < `CONFIG_XSCORE_NR; i = i+1) 430c33deca9Sklin02 | begin: u_CPU_TOP 431c33deca9Sklin02 | // FIXME: add missing ports 432c33deca9Sklin02 | XSDiffTop u_XSTop ( 433c33deca9Sklin02 | .clock (cpu_clk), 434c33deca9Sklin02 | .noc_clock (sys_clk), 435c33deca9Sklin02 | .soc_clock (sys_clk), 436c33deca9Sklin02 | .io_hartId (6'h0 + i), 437c33deca9Sklin02 | .timer (timer), 438c33deca9Sklin02 | .logEnable (logEnable), 439c33deca9Sklin02 | .clean (clean), 440c33deca9Sklin02 | .dump (dump), 441c33deca9Sklin02 | .gateway_out (core_if_o[i]) 442c33deca9Sklin02 | ); 443c33deca9Sklin02 | end 444c33deca9Sklin02 |endgenerate 445c33deca9Sklin02 | CoreToGateway u_CoreToGateway( 446c33deca9Sklin02 | .gateway_out (gateway_if_i.out), 447c33deca9Sklin02 | .core_in (core_if_o) 448c33deca9Sklin02 | ); 449c33deca9Sklin02 | GatewayEndpoint u_GatewayEndpoint( 450c33deca9Sklin02 | .clock (sys_clk), 451c33deca9Sklin02 | .reset (sys_rstn), 452c33deca9Sklin02 | .gateway_in (gateway_if_i.in), 453c33deca9Sklin02 | .step () 454c33deca9Sklin02 | ); 455c33deca9Sklin02 | 456c33deca9Sklin02 |endmodule 457c33deca9Sklin02 """.stripMargin 458c33deca9Sklin02 FileRegisters.writeOutputFile("./build", "XSDiffTopChecker.sv", verilog) 459c33deca9Sklin02 } 460c33deca9Sklin02} 461