xref: /XiangShan/src/main/scala/top/XSNoCTop.scala (revision 4b2c87ba1d7965f6f2b0a396be707a6e2f6fb345)
1720dd621STang Haojin/***************************************************************************************
2720dd621STang Haojin* Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3720dd621STang Haojin* Copyright (c) 2024 Institute of Computing Technology, Chinese Academy of Sciences
4720dd621STang Haojin*
5720dd621STang Haojin* XiangShan is licensed under Mulan PSL v2.
6720dd621STang Haojin* You can use this software according to the terms and conditions of the Mulan PSL v2.
7720dd621STang Haojin* You may obtain a copy of Mulan PSL v2 at:
8720dd621STang Haojin*          http://license.coscl.org.cn/MulanPSL2
9720dd621STang Haojin*
10720dd621STang Haojin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11720dd621STang Haojin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12720dd621STang Haojin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13720dd621STang Haojin*
14720dd621STang Haojin* See the Mulan PSL v2 for more details.
15720dd621STang Haojin***************************************************************************************/
16720dd621STang Haojin
17720dd621STang Haojinpackage top
18720dd621STang Haojin
19720dd621STang Haojinimport chisel3._
20720dd621STang Haojinimport chisel3.util._
21720dd621STang Haojinimport xiangshan._
22720dd621STang Haojinimport utils._
23720dd621STang Haojinimport utility._
24720dd621STang Haojinimport system._
25720dd621STang Haojinimport device._
26720dd621STang Haojinimport org.chipsalliance.cde.config._
27720dd621STang Haojinimport freechips.rocketchip.amba.axi4._
284a699e27Szhanglinjuanimport freechips.rocketchip.devices.debug.DebugModuleKey
29720dd621STang Haojinimport freechips.rocketchip.diplomacy._
30720dd621STang Haojinimport freechips.rocketchip.interrupts._
31720dd621STang Haojinimport freechips.rocketchip.tilelink._
32*4b2c87baS梁森 Liang Senimport coupledL2.tl2chi.{CHIAsyncBridgeSink, PortIO}
33720dd621STang Haojinimport freechips.rocketchip.tile.MaxHartIdBits
34*4b2c87baS梁森 Liang Senimport freechips.rocketchip.util.{AsyncQueueParams, AsyncQueueSource}
35*4b2c87baS梁森 Liang Senimport chisel3.experimental.{ChiselAnnotation, annotate}
368e93c8f6STang Haojinimport sifive.enterprise.firrtl.NestedPrefixModulesAnnotation
37*4b2c87baS梁森 Liang Senimport utility.sram.SramBroadcastBundle
38720dd621STang Haojin
39c33deca9Sklin02import difftest.common.DifftestWiring
40c33deca9Sklin02import difftest.util.Profile
41c33deca9Sklin02
42720dd621STang Haojinclass XSNoCTop()(implicit p: Parameters) extends BaseXSSoc with HasSoCParameter
43720dd621STang Haojin{
44720dd621STang Haojin  override lazy val desiredName: String = "XSTop"
45720dd621STang Haojin
46720dd621STang Haojin  ResourceBinding {
47720dd621STang Haojin    val width = ResourceInt(2)
48720dd621STang Haojin    val model = "freechips,rocketchip-unknown"
49720dd621STang Haojin    Resource(ResourceAnchors.root, "model").bind(ResourceString(model))
50720dd621STang Haojin    Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev"))
51720dd621STang Haojin    Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc"))
52720dd621STang Haojin    Resource(ResourceAnchors.root, "width").bind(width)
53720dd621STang Haojin    Resource(ResourceAnchors.soc, "width").bind(width)
54720dd621STang Haojin    Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1))
55720dd621STang Haojin    def bindManagers(xbar: TLNexusNode) = {
56720dd621STang Haojin      ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager =>
57720dd621STang Haojin        manager.resources.foreach(r => r.bind(manager.toResource))
58720dd621STang Haojin      }
59720dd621STang Haojin    }
60720dd621STang Haojin  }
61720dd621STang Haojin
62e2725c9eSzhanglinjuan  require(enableCHI)
63e2725c9eSzhanglinjuan
64720dd621STang Haojin  // xstile
658537b88aSTang Haojin  val core_with_l2 = LazyModule(new XSTileWrap()(p.alter((site, here, up) => {
66720dd621STang Haojin    case XSCoreParamsKey => tiles.head
67bb2f3f51STang Haojin    case PerfCounterOptionsKey => up(PerfCounterOptionsKey).copy(perfDBHartID = tiles.head.HartId)
68720dd621STang Haojin  })))
69720dd621STang Haojin
70720dd621STang Haojin  // imsic bus top
719143e232SJiuyue Ma  val u_imsic_bus_top = LazyModule(new imsic_bus_top(
729143e232SJiuyue Ma    useTL = soc.IMSICUseTL,
739143e232SJiuyue Ma    baseAddress = (0x3A800000, 0x3B000000)
749143e232SJiuyue Ma  ))
75720dd621STang Haojin
76720dd621STang Haojin  // interrupts
77720dd621STang Haojin  val clintIntNode = IntSourceNode(IntSourcePortSimple(1, 1, 2))
78720dd621STang Haojin  val debugIntNode = IntSourceNode(IntSourcePortSimple(1, 1, 1))
79720dd621STang Haojin  val plicIntNode = IntSourceNode(IntSourcePortSimple(1, 2, 1))
808bc90631SZehao Liu  val nmiIntNode = IntSourceNode(IntSourcePortSimple(1, 1, (new NonmaskableInterruptIO).elements.size))
81720dd621STang Haojin  val beuIntNode = IntSinkNode(IntSinkPortSimple(1, 1))
828537b88aSTang Haojin  core_with_l2.clintIntNode := clintIntNode
838537b88aSTang Haojin  core_with_l2.debugIntNode := debugIntNode
848537b88aSTang Haojin  core_with_l2.plicIntNode :*= plicIntNode
858bc90631SZehao Liu  core_with_l2.nmiIntNode := nmiIntNode
867ff4ebdcSTang Haojin  beuIntNode := core_with_l2.beuIntNode
87720dd621STang Haojin  val clint = InModuleBody(clintIntNode.makeIOs())
88720dd621STang Haojin  val debug = InModuleBody(debugIntNode.makeIOs())
89720dd621STang Haojin  val plic = InModuleBody(plicIntNode.makeIOs())
908bc90631SZehao Liu  val nmi = InModuleBody(nmiIntNode.makeIOs())
91720dd621STang Haojin  val beu = InModuleBody(beuIntNode.makeIOs())
92720dd621STang Haojin
934a699e27Szhanglinjuan  // seperate DebugModule bus
944a699e27Szhanglinjuan  val EnableDMAsync = EnableDMAsyncBridge.isDefined
954a699e27Szhanglinjuan  // asynchronous bridge sink node
964a699e27Szhanglinjuan  val dmAsyncSinkOpt = Option.when(SeperateDMBus && EnableDMAsync)(
974a699e27Szhanglinjuan    LazyModule(new TLAsyncCrossingSink(EnableDMAsyncBridge.get))
984a699e27Szhanglinjuan  )
994a699e27Szhanglinjuan  dmAsyncSinkOpt.foreach(_.node := core_with_l2.dmAsyncSourceOpt.get.node)
1004a699e27Szhanglinjuan  // synchronous sink node
1014a699e27Szhanglinjuan  val dmSyncSinkOpt = Option.when(SeperateDMBus && !EnableDMAsync)(TLTempNode())
1024a699e27Szhanglinjuan  dmSyncSinkOpt.foreach(_ := core_with_l2.dmSyncSourceOpt.get)
1034a699e27Szhanglinjuan
1044a699e27Szhanglinjuan  // The Manager Node is only used to make IO. Standalone DM should be used for XSNoCTopConfig
1054a699e27Szhanglinjuan  val dm = Option.when(SeperateDMBus)(TLManagerNode(Seq(
1064a699e27Szhanglinjuan    TLSlavePortParameters.v1(
1074a699e27Szhanglinjuan      managers = Seq(
1084a699e27Szhanglinjuan        TLSlaveParameters.v1(
1094a699e27Szhanglinjuan          address = Seq(p(DebugModuleKey).get.address),
1104a699e27Szhanglinjuan          regionType = RegionType.UNCACHED,
1114a699e27Szhanglinjuan          supportsGet = TransferSizes(1, p(SoCParamsKey).L3BlockSize),
1124a699e27Szhanglinjuan          supportsPutPartial = TransferSizes(1, p(SoCParamsKey).L3BlockSize),
1134a699e27Szhanglinjuan          supportsPutFull = TransferSizes(1, p(SoCParamsKey).L3BlockSize),
1144a699e27Szhanglinjuan          fifoId = Some(0)
1154a699e27Szhanglinjuan        )
1164a699e27Szhanglinjuan      ),
1174a699e27Szhanglinjuan      beatBytes = 8
1184a699e27Szhanglinjuan    )
1194a699e27Szhanglinjuan  )))
1204a699e27Szhanglinjuan  val dmXbar = Option.when(SeperateDMBus)(TLXbar())
1214a699e27Szhanglinjuan  dmAsyncSinkOpt.foreach(sink => dmXbar.get := sink.node)
1224a699e27Szhanglinjuan  dmSyncSinkOpt.foreach(sink => dmXbar.get := sink)
1234a699e27Szhanglinjuan  dm.foreach(_ := dmXbar.get)
1244a699e27Szhanglinjuan  // seperate debug module io
1254a699e27Szhanglinjuan  val io_dm = dm.map(x => InModuleBody(x.makeIOs()))
1264a699e27Szhanglinjuan
127720dd621STang Haojin  // reset nodes
128720dd621STang Haojin  val core_rst_node = BundleBridgeSource(() => Reset())
1298537b88aSTang Haojin  core_with_l2.tile.core_reset_sink := core_rst_node
130720dd621STang Haojin
131720dd621STang Haojin  class XSNoCTopImp(wrapper: XSNoCTop) extends LazyRawModuleImp(wrapper) {
1328e93c8f6STang Haojin    soc.XSTopPrefix.foreach { prefix =>
1338e93c8f6STang Haojin      val mod = this.toNamed
1348e93c8f6STang Haojin      annotate(new ChiselAnnotation {
1358e93c8f6STang Haojin        def toFirrtl = NestedPrefixModulesAnnotation(mod, prefix, true)
1368e93c8f6STang Haojin      })
1378e93c8f6STang Haojin    }
138720dd621STang Haojin    FileRegisters.add("dts", dts)
139720dd621STang Haojin    FileRegisters.add("graphml", graphML)
140720dd621STang Haojin    FileRegisters.add("json", json)
141720dd621STang Haojin    FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader())
142720dd621STang Haojin
143720dd621STang Haojin    val clock = IO(Input(Clock()))
144720dd621STang Haojin    val reset = IO(Input(AsyncReset()))
14569652e6eSTang Haojin    val noc_clock = EnableCHIAsyncBridge.map(_ => IO(Input(Clock())))
14669652e6eSTang Haojin    val noc_reset = EnableCHIAsyncBridge.map(_ => IO(Input(AsyncReset())))
1478537b88aSTang Haojin    val soc_clock = IO(Input(Clock()))
1488537b88aSTang Haojin    val soc_reset = IO(Input(AsyncReset()))
149*4b2c87baS梁森 Liang Sen    private val hasMbist = tiles.head.hasMbist
150720dd621STang Haojin    val io = IO(new Bundle {
151720dd621STang Haojin      val hartId = Input(UInt(p(MaxHartIdBits).W))
152720dd621STang Haojin      val riscv_halt = Output(Bool())
15385a8d7caSZehao Liu      val riscv_critical_error = Output(Bool())
1543a3744e4Schengguanghui      val hartResetReq = Input(Bool())
155b30cb8bfSGuanghui Cheng      val hartIsInReset = Output(Bool())
1560700cab2STang Haojin      val riscv_rst_vec = Input(UInt(soc.PAddrBits.W))
157720dd621STang Haojin      val chi = new PortIO
1588537b88aSTang Haojin      val nodeID = Input(UInt(soc.NodeIDWidthList(issue).W))
1596cb0b9a3SsinceforYy      val clintTime = Input(ValidIO(UInt(64.W)))
160725e8ddcSchengguanghui      val traceCoreInterface = new Bundle {
161725e8ddcSchengguanghui        val fromEncoder = Input(new Bundle {
162725e8ddcSchengguanghui          val enable = Bool()
163725e8ddcSchengguanghui          val stall  = Bool()
164725e8ddcSchengguanghui        })
165725e8ddcSchengguanghui        val toEncoder   = Output(new Bundle {
166725e8ddcSchengguanghui          val cause     = UInt(TraceCauseWidth.W)
167725e8ddcSchengguanghui          val tval      = UInt(TraceTvalWidth.W)
168725e8ddcSchengguanghui          val priv      = UInt(TracePrivWidth.W)
169725e8ddcSchengguanghui          val iaddr     = UInt((TraceTraceGroupNum * TraceIaddrWidth).W)
170725e8ddcSchengguanghui          val itype     = UInt((TraceTraceGroupNum * TraceItypeWidth).W)
171725e8ddcSchengguanghui          val iretire   = UInt((TraceTraceGroupNum * TraceIretireWidthCompressed).W)
172725e8ddcSchengguanghui          val ilastsize = UInt((TraceTraceGroupNum * TraceIlastsizeWidth).W)
173725e8ddcSchengguanghui        })
174725e8ddcSchengguanghui      }
175*4b2c87baS梁森 Liang Sen      val dft = if(hasMbist) Some(Input(new SramBroadcastBundle)) else None
176*4b2c87baS梁森 Liang Sen      val dft_reset = if(hasMbist) Some(Input(new DFTResetSignals())) else None
177720dd621STang Haojin    })
178720dd621STang Haojin    // imsic axi4lite io
1799143e232SJiuyue Ma    val imsic_axi4lite = wrapper.u_imsic_bus_top.module.axi4lite.map(x => IO(chiselTypeOf(x)))
180720dd621STang Haojin    // imsic tl io
181720dd621STang Haojin    val imsic_m_tl = wrapper.u_imsic_bus_top.tl_m.map(x => IO(chiselTypeOf(x.getWrappedValue)))
182720dd621STang Haojin    val imsic_s_tl = wrapper.u_imsic_bus_top.tl_s.map(x => IO(chiselTypeOf(x.getWrappedValue)))
183720dd621STang Haojin
184*4b2c87baS梁森 Liang Sen    val noc_reset_sync = EnableCHIAsyncBridge.map(_ => withClockAndReset(noc_clock, noc_reset) { ResetGen(2, io.dft_reset) })
185*4b2c87baS梁森 Liang Sen    val soc_reset_sync = withClockAndReset(soc_clock, soc_reset) { ResetGen(2, io.dft_reset) }
186*4b2c87baS梁森 Liang Sen    wrapper.core_with_l2.module.io.dft.zip(io.dft).foreach({case(a, b) => a := b})
187*4b2c87baS梁森 Liang Sen    wrapper.core_with_l2.module.io.dft_reset.zip(io.dft_reset).foreach({case(a, b) => a := b})
1888537b88aSTang Haojin    // device clock and reset
1898537b88aSTang Haojin    wrapper.u_imsic_bus_top.module.clock := soc_clock
1908537b88aSTang Haojin    wrapper.u_imsic_bus_top.module.reset := soc_reset_sync
191720dd621STang Haojin
192720dd621STang Haojin    // imsic axi4lite io connection
1939143e232SJiuyue Ma    wrapper.u_imsic_bus_top.module.axi4lite.foreach(_ <> imsic_axi4lite.get)
194720dd621STang Haojin
195720dd621STang Haojin    // imsic tl io connection
196720dd621STang Haojin    wrapper.u_imsic_bus_top.tl_m.foreach(_ <> imsic_m_tl.get)
197720dd621STang Haojin    wrapper.u_imsic_bus_top.tl_s.foreach(_ <> imsic_s_tl.get)
198720dd621STang Haojin
199720dd621STang Haojin    // input
200720dd621STang Haojin    dontTouch(io)
201720dd621STang Haojin
2027ff4ebdcSTang Haojin    core_with_l2.module.clock := clock
2037ff4ebdcSTang Haojin    core_with_l2.module.reset := reset
2047ff4ebdcSTang Haojin    core_with_l2.module.noc_reset.foreach(_ := noc_reset.get)
2057ff4ebdcSTang Haojin    core_with_l2.module.soc_reset := soc_reset
206720dd621STang Haojin    core_with_l2.module.io.hartId := io.hartId
207720dd621STang Haojin    core_with_l2.module.io.nodeID.get := io.nodeID
208720dd621STang Haojin    io.riscv_halt := core_with_l2.module.io.cpu_halt
20985a8d7caSZehao Liu    io.riscv_critical_error := core_with_l2.module.io.cpu_crtical_error
2103a3744e4Schengguanghui    core_with_l2.module.io.hartResetReq := io.hartResetReq
211b30cb8bfSGuanghui Cheng    io.hartIsInReset := core_with_l2.module.io.hartIsInReset
212720dd621STang Haojin    core_with_l2.module.io.reset_vector := io.riscv_rst_vec
2133ad9f3ddSchengguanghui    // trace Interface
2143ad9f3ddSchengguanghui    val traceInterface = core_with_l2.module.io.traceCoreInterface
2153ad9f3ddSchengguanghui    traceInterface.fromEncoder := io.traceCoreInterface.fromEncoder
2163ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.priv := traceInterface.toEncoder.priv
2173ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.cause := traceInterface.toEncoder.trap.cause
2183ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.tval := traceInterface.toEncoder.trap.tval
2193ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.iaddr := VecInit(traceInterface.toEncoder.groups.map(_.bits.iaddr)).asUInt
2203ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.itype := VecInit(traceInterface.toEncoder.groups.map(_.bits.itype)).asUInt
2213ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.iretire := VecInit(traceInterface.toEncoder.groups.map(_.bits.iretire)).asUInt
2223ad9f3ddSchengguanghui    io.traceCoreInterface.toEncoder.ilastsize := VecInit(traceInterface.toEncoder.groups.map(_.bits.ilastsize)).asUInt
2232f9ea954STang Haojin
224e2725c9eSzhanglinjuan    EnableClintAsyncBridge match {
225e2725c9eSzhanglinjuan      case Some(param) =>
2267ff4ebdcSTang Haojin        withClockAndReset(soc_clock, soc_reset_sync) {
2277ff4ebdcSTang Haojin          val source = Module(new AsyncQueueSource(UInt(64.W), param))
228e2725c9eSzhanglinjuan          source.io.enq.valid := io.clintTime.valid
229e2725c9eSzhanglinjuan          source.io.enq.bits := io.clintTime.bits
2307ff4ebdcSTang Haojin          core_with_l2.module.io.clintTime <> source.io.async
2317ff4ebdcSTang Haojin        }
232e2725c9eSzhanglinjuan      case None =>
2337ff4ebdcSTang Haojin        core_with_l2.module.io.clintTime <> io.clintTime
234e2725c9eSzhanglinjuan    }
235e2725c9eSzhanglinjuan
236e2725c9eSzhanglinjuan    EnableCHIAsyncBridge match {
237e2725c9eSzhanglinjuan      case Some(param) =>
2387ff4ebdcSTang Haojin        withClockAndReset(noc_clock.get, noc_reset_sync.get) {
2397ff4ebdcSTang Haojin          val sink = Module(new CHIAsyncBridgeSink(param))
2407ff4ebdcSTang Haojin          sink.io.async <> core_with_l2.module.io.chi
241e2725c9eSzhanglinjuan          io.chi <> sink.io.deq
2427ff4ebdcSTang Haojin        }
243e2725c9eSzhanglinjuan      case None =>
2447ff4ebdcSTang Haojin        io.chi <> core_with_l2.module.io.chi
245e2725c9eSzhanglinjuan    }
2466cb0b9a3SsinceforYy
2474a699e27Szhanglinjuan    // Seperate DebugModule TL Async Queue Sink
2484a699e27Szhanglinjuan    if (SeperateDMBus && EnableDMAsync) {
2494a699e27Szhanglinjuan      dmAsyncSinkOpt.get.module.clock := soc_clock
2504a699e27Szhanglinjuan      dmAsyncSinkOpt.get.module.reset := soc_reset_sync
2514a699e27Szhanglinjuan    }
2524a699e27Szhanglinjuan
2536cb0b9a3SsinceforYy    core_with_l2.module.io.msiInfo.valid := wrapper.u_imsic_bus_top.module.o_msi_info_vld
2546cb0b9a3SsinceforYy    core_with_l2.module.io.msiInfo.bits.info := wrapper.u_imsic_bus_top.module.o_msi_info
255720dd621STang Haojin    // tie off core soft reset
256720dd621STang Haojin    core_rst_node.out.head._1 := false.B.asAsyncReset
257720dd621STang Haojin
258720dd621STang Haojin    core_with_l2.module.io.debugTopDown.l3MissMatch := false.B
259e836c770SZhaoyang You    core_with_l2.module.io.l3Miss := false.B
260720dd621STang Haojin  }
261720dd621STang Haojin
262720dd621STang Haojin  lazy val module = new XSNoCTopImp(this)
263720dd621STang Haojin}
264c33deca9Sklin02
265c33deca9Sklin02class XSNoCDiffTop(implicit p: Parameters) extends Module {
266c33deca9Sklin02  override val desiredName: String = "XSDiffTop"
267c33deca9Sklin02  val l_soc = LazyModule(new XSNoCTop())
268c33deca9Sklin02  val soc = Module(l_soc.module)
269c33deca9Sklin02
270c33deca9Sklin02  // Expose XSTop IOs outside, i.e. io
271c33deca9Sklin02  def exposeIO(data: Data, name: String): Unit = {
272c33deca9Sklin02    val dummy = IO(chiselTypeOf(data)).suggestName(name)
273c33deca9Sklin02    dummy <> data
274c33deca9Sklin02  }
275c33deca9Sklin02  def exposeOptionIO(data: Option[Data], name: String): Unit = {
276c33deca9Sklin02    if (data.isDefined) {
277c33deca9Sklin02      val dummy = IO(chiselTypeOf(data.get)).suggestName(name)
278c33deca9Sklin02      dummy <> data.get
279c33deca9Sklin02    }
280c33deca9Sklin02  }
281c33deca9Sklin02  exposeIO(l_soc.clint, "clint")
282c33deca9Sklin02  exposeIO(l_soc.debug, "debug")
283c33deca9Sklin02  exposeIO(l_soc.plic, "plic")
284c33deca9Sklin02  exposeIO(l_soc.beu, "beu")
285c33deca9Sklin02  exposeIO(l_soc.nmi, "nmi")
286c33deca9Sklin02  soc.clock := clock
287c33deca9Sklin02  soc.reset := reset.asAsyncReset
288c33deca9Sklin02  exposeIO(soc.soc_clock, "soc_clock")
289c33deca9Sklin02  exposeIO(soc.soc_reset, "soc_reset")
290c33deca9Sklin02  exposeIO(soc.io, "io")
291c33deca9Sklin02  exposeOptionIO(soc.noc_clock, "noc_clock")
292c33deca9Sklin02  exposeOptionIO(soc.noc_reset, "noc_reset")
293c33deca9Sklin02  exposeOptionIO(soc.imsic_axi4lite, "imsic_axi4lite")
294c33deca9Sklin02
295c33deca9Sklin02  // TODO:
296c33deca9Sklin02  // XSDiffTop is only part of DUT, we can not instantiate difftest here.
297c33deca9Sklin02  // Temporarily we collect Performance counters for each DiffTop, need control signals passed from Difftest
298c33deca9Sklin02  val timer = IO(Input(UInt(64.W)))
299c33deca9Sklin02  val logEnable = IO(Input(Bool()))
300c33deca9Sklin02  val clean = IO(Input(Bool()))
301c33deca9Sklin02  val dump = IO(Input(Bool()))
302c33deca9Sklin02  XSLog.collect(timer, logEnable, clean, dump)
303c33deca9Sklin02  DifftestWiring.createAndConnectExtraIOs()
304c33deca9Sklin02  Profile.generateJson("XiangShan")
305c33deca9Sklin02  XSNoCDiffTopChecker()
306c33deca9Sklin02}
307c33deca9Sklin02
308c33deca9Sklin02//TODO:
309c33deca9Sklin02//Currently we use two-step XiangShan-Difftest, generating XS(with Diff Interface only) and Difftest seperately
310c33deca9Sklin02//To avoid potential interface problem between XS and Diff, we add Checker and CI(dual-core)
311c33deca9Sklin02//We will try one-step XS-Diff later
312c33deca9Sklin02object XSNoCDiffTopChecker {
313c33deca9Sklin02  def apply(): Unit = {
314c33deca9Sklin02    val verilog =
315c33deca9Sklin02      """
316c33deca9Sklin02        |`define CONFIG_XSCORE_NR 2
317c33deca9Sklin02        |`include "gateway_interface.svh"
318c33deca9Sklin02        |module XSDiffTopChecker(
319c33deca9Sklin02        | input                                 cpu_clk,
320c33deca9Sklin02        | input                                 cpu_rstn,
321c33deca9Sklin02        | input                                 sys_clk,
322c33deca9Sklin02        | input                                 sys_rstn
323c33deca9Sklin02        |);
324c33deca9Sklin02        |wire [63:0] timer;
325c33deca9Sklin02        |wire logEnable;
326c33deca9Sklin02        |wire clean;
327c33deca9Sklin02        |wire dump;
328c33deca9Sklin02        |// FIXME: use siganls from Difftest rather than default value
329c33deca9Sklin02        |assign timer = 64'b0;
330c33deca9Sklin02        |assign logEnable = 1'b0;
331c33deca9Sklin02        |assign clean = 1'b0;
332c33deca9Sklin02        |assign dump = 1'b0;
333c33deca9Sklin02        |gateway_if gateway_if_i();
334c33deca9Sklin02        |core_if core_if_o[`CONFIG_XSCORE_NR]();
335c33deca9Sklin02        |generate
336c33deca9Sklin02        |    genvar i;
337c33deca9Sklin02        |    for (i = 0; i < `CONFIG_XSCORE_NR; i = i+1)
338c33deca9Sklin02        |    begin: u_CPU_TOP
339c33deca9Sklin02        |    // FIXME: add missing ports
340c33deca9Sklin02        |    XSDiffTop u_XSTop (
341c33deca9Sklin02        |        .clock                   (cpu_clk),
342c33deca9Sklin02        |        .noc_clock               (sys_clk),
343c33deca9Sklin02        |        .soc_clock               (sys_clk),
344c33deca9Sklin02        |        .io_hartId               (6'h0 + i),
345c33deca9Sklin02        |        .timer                   (timer),
346c33deca9Sklin02        |        .logEnable               (logEnable),
347c33deca9Sklin02        |        .clean                   (clean),
348c33deca9Sklin02        |        .dump                    (dump),
349c33deca9Sklin02        |        .gateway_out             (core_if_o[i])
350c33deca9Sklin02        |    );
351c33deca9Sklin02        |    end
352c33deca9Sklin02        |endgenerate
353c33deca9Sklin02        |    CoreToGateway u_CoreToGateway(
354c33deca9Sklin02        |    .gateway_out (gateway_if_i.out),
355c33deca9Sklin02        |    .core_in (core_if_o)
356c33deca9Sklin02        |    );
357c33deca9Sklin02        |    GatewayEndpoint u_GatewayEndpoint(
358c33deca9Sklin02        |    .clock (sys_clk),
359c33deca9Sklin02        |    .reset (sys_rstn),
360c33deca9Sklin02        |    .gateway_in (gateway_if_i.in),
361c33deca9Sklin02        |    .step ()
362c33deca9Sklin02        |    );
363c33deca9Sklin02        |
364c33deca9Sklin02        |endmodule
365c33deca9Sklin02      """.stripMargin
366c33deca9Sklin02    FileRegisters.writeOutputFile("./build", "XSDiffTopChecker.sv", verilog)
367c33deca9Sklin02  }
368c33deca9Sklin02}
369