Home
last modified time | relevance | path

Searched full:l0 (Results 1 – 25 of 262) sorted by relevance

1234567891011

/linux-6.14.4/Documentation/networking/
Dtls-offload-layers.svg1l0 720.0l-960.0 0l0 -720.0z" clip-rule="nonzero"/></clipPath><g clip-path="url(#p.0)"><path fill="…
Dtls-offload-reorder-bad.svg1l0 720.0l-960.0 0l0 -720.0z" clip-rule="nonzero"/></clipPath><g clip-path="url(#p.0)"><path fill="…
Dtls-offload-reorder-good.svg1l0 720.0l-960.0 0l0 -720.0z" clip-rule="nonzero"/></clipPath><g clip-path="url(#p.0)"><path fill="…
/linux-6.14.4/arch/sparc/include/asm/
Dhead_32.h13 rd %psr, %l0; b label; rd %wim, %l3; nop;
16 #define SRMMU_TFAULT rd %psr, %l0; rd %wim, %l3; b srmmu_fault; mov 1, %l7;
17 #define SRMMU_DFAULT rd %psr, %l0; rd %wim, %l3; b srmmu_fault; mov 0, %l7;
21 rd %psr, %l0; mov num, %l7; b bad_trap_handler; rd %wim, %l3;
38 rd %psr, %l0;
42 rd %psr,%l0; \
50 rd %psr,%l0; \
59 b getcc_trap_handler; rd %psr, %l0; nop; nop;
63 b setcc_trap_handler; rd %psr, %l0; nop; nop;
73 mov int_level, %l7; rd %psr, %l0; b real_irq_entry; rd %wim, %l3;
[all …]
Dxor_32.h28 "ldd [%1 + 0x08], %%l0\n\t" in sparc_2()
33 "xor %%g4, %%l0, %%g4\n\t" in sparc_2()
47 "l0", "l1", "l2", "l3", "l4", "l5"); in sparc_2()
67 "ldd [%1 + 0x08], %%l0\n\t" in sparc_3()
73 "xor %%g4, %%l0, %%g4\n\t" in sparc_3()
75 "ldd [%2 + 0x08], %%l0\n\t" in sparc_3()
84 "xor %%g4, %%l0, %%g4\n\t" in sparc_3()
98 "l0", "l1", "l2", "l3", "l4", "l5"); in sparc_3()
120 "ldd [%1 + 0x08], %%l0\n\t" in sparc_4()
126 "xor %%g4, %%l0, %%g4\n\t" in sparc_4()
[all …]
Dttable.h16 rdpr %cleanwin, %l0; add %l0, 1, %l0; \
17 wrpr %l0, 0x0, %cleanwin; \
20 clr %l0; clr %l1; clr %l2; clr %l3; \
252 stx %l0, [%sp + STACK_BIAS + 0x00]; \
273 stx %l0, [%sp + STACK_BIAS + 0x00]; \
299 stxa %l0, [%g1 + %g0] ASI; \
331 stxa %l0, [%sp + STACK_BIAS + 0x00] %asi; \
365 stx %l0, [%g3 + TI_REG_WINDOW + 0x00]; \
395 stwa %l0, [%sp + %g0] ASI; \
430 stwa %l0, [%sp + 0x00] %asi; \
[all …]
/linux-6.14.4/arch/sparc/kernel/
Dentry.S63 * This code cannot touch registers %l0 %l1 and %l2
159 wr %l0, 0x0, %psr
180 or %l0, PSR_PIL, %l4
200 wr %l0, PSR_ET, %psr
229 or %l0, PSR_PIL, %g2
238 or %l0, PSR_PIL, %g2 ! restore PIL after handler_irq
248 or %l0, PSR_PIL, %g2
255 wr %l0, PSR_ET, %psr
286 or %l0, PSR_PIL, %l4
331 or %l0, PSR_PIL, %l4
[all …]
Dhvtramp.S47 mov %o0, %l0
49 lduw [%l0 + HVTRAMP_DESCR_CPU], %g1
53 ldx [%l0 + HVTRAMP_DESCR_FAULT_INFO_VA], %g2
57 lduw [%l0 + HVTRAMP_DESCR_NUM_MAPPINGS], %l2
58 add %l0, HVTRAMP_DESCR_MAPS, %l3
75 ldx [%l0 + HVTRAMP_DESCR_FAULT_INFO_PA], %o0
84 ldx [%l0 + HVTRAMP_DESCR_THREAD_REG], %l6
Dhead_64.S167 rd %pc, %l0
170 sub %l0, %l1, %l1
185 sub %l0, %l1, %l1
191 sub %l0, %l1, %l1
192 sub %l0, %l2, %l2
193 sub %l0, %l5, %l5
215 sub %l0, %l1, %l1
216 sub %l0, %l2, %l2
217 sub %l0, %l3, %l3
218 stw %l0, [%l3]
[all …]
Drtrap_64.S68 mov %l0, %o2
162 ldx [%g6 + TI_FLAGS], %l0
165 andcc %l0, %o0, %g0
169 andcc %l0, _TIF_NEED_RESCHED, %g0
171 andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
235 661: ldxa [%l7 + %l7] ASI_DMMU, %l0
238 ldxa [%l7 + %l7] ASI_MMU, %l0
243 or %l0, %l1, %l0
245 661: stxa %l0, [%l7] ASI_DMMU
248 stxa %l0, [%l7] ASI_MMU
Dhead_32.S127 mov %o0, %l0 ! stash away romvec
175 /* DON'T TOUCH %l0 thru %l5 in these remapping routines,
367 mov %l0, %o0 ! put back romvec
380 ld [%l1], %l0
381 ld [%l0], %l0
382 call %l0
390 ld [%l1], %l0 ! 'compatible' tells
391 ld [%l0 + 0xc], %l0 ! that we want 'sun4x' where
392 call %l0 ! x is one of 'm', 'd' or 'e'.
738 mov %o4, %l0
[all …]
/linux-6.14.4/arch/sparc/lib/
Dxor.S370 ldda [%i1 + 0x30] %asi, %l0 /* %l0/%l1 = src + 0x30 */
389 xor %l2, %l0, %l2
418 ldda [%l7 + 0x10] %asi, %l0 /* %l0/%l1 = src2 + 0x10 */
430 xor %l0, %i4, %l0
432 xor %o2, %l0, %o2
437 ldda [%l7 + 0x30] %asi, %l0 /* %l0/%l1 = src2 + 0x30 */
448 xor %l0, %i4, %l0
450 xor %o2, %l0, %o2
482 ldda [%i0 + 0x00] %asi, %l0 /* %l0/%l1 = dest + 0x00 */
489 xor %l0, %g2, %l0
[all …]
Dmuldi3.S57 mov %o0, %l0
61 add %l0, %o0, %l0
63 add %l2, %l0, %i0
/linux-6.14.4/arch/sparc/power/
Dhibernate_asm.S50 /* Write restore_pblist to %l0 */
51 sethi %hi(restore_pblist), %l0
52 ldx [%l0 + %lo(restore_pblist)], %l0
71 cmp %l0, %g0
73 sub %l0, %g7, %l0
75 ldxa [%l0 ] %asi, %l1 /* address */
76 ldxa [%l0 + 8] %asi, %l2 /* orig_address */
92 ldxa [%l0 + 16] %asi, %l0
/linux-6.14.4/Documentation/virt/kvm/x86/
Drunning-nested-guests.rst23 | L0 (Host Hypervisor) |
31 - L0 – level-0; the bare metal host, running KVM
33 - L1 – level-1 guest; a VM running on L0; also called the "guest
44 resulting in at least four levels in a nested setup — L0 (bare
48 This document will stick with the three-level terminology (L0,
88 1. On the bare metal host (L0), list the kernel modules and ensure that
128 metal host (L0). Parameters for Intel hosts::
147 Once your bare metal host (L0) is configured for nesting, you should be
165 1. On the host hypervisor (L0), enable the ``nested`` parameter on
217 L0, L1 and L2; this can result in tedious back-n-forth between the bug
[all …]
/linux-6.14.4/arch/arc/include/asm/
Datomic64-arcv2.h57 " " #op1 " %L0, %L0, %L2 \n" \
74 " " #op1 " %L0, %L0, %L2 \n" \
96 " " #op1 " %L1, %L0, %L3 \n" \
149 " brne %L0, %L2, 2f \n" in ATOMIC64_OPS()
193 " sub.f %L0, %L0, 1 # w0 - 1, set C on borrow\n" in arch_atomic64_dec_if_positive()
217 " brne %L0, %L4, 2f # continue to add since v != u \n" in arch_atomic64_fetch_add_unless()
220 " add.f %L1, %L0, %L3 \n" in arch_atomic64_fetch_add_unless()
/linux-6.14.4/arch/alpha/lib/
Dev67-strncat.S20 * L - lower subcluster; L0 - subcluster L0; L1 - subcluster L1
58 bsr $23, __stxncpy # L0 :/* Now do the append. */
65 ret # L0 :
81 ret # L0 :
87 ret # L0 :
93 ret # L0 :
Dev67-strlen.S19 * L - lower subcluster; L0 - subcluster L0; L1 - subcluster L1
48 ret $31, ($26) # L0 :
/linux-6.14.4/drivers/cpufreq/
Darmada-37xx-cpufreq.c209 * For Armada 37xx soc, L0(VSET0) VDD AVS value is set to SVC revision
211 * - L0 can be read out from the register of AVS_CTRL_0 and L0 voltage
213 * - L1 voltage should be about 100mv smaller than L0 voltage
214 * - L2 & L3 voltage should be about 150mv smaller than L0 voltage.
216 * on L0 voltage and fill all AVS values to the AVS value table.
230 /* Get L0 VDD min value */ in armada37xx_cpufreq_avs_configure()
235 pr_err("L0 VDD MIN %d is not correct.\n", l0_vdd_min); in armada37xx_cpufreq_avs_configure()
242 * If L0 voltage is smaller than 1000mv, then all VDD sets in armada37xx_cpufreq_avs_configure()
243 * use L0 voltage; in armada37xx_cpufreq_avs_configure()
251 * Set the avs values for load L0 and L1 when base CPU frequency in armada37xx_cpufreq_avs_configure()
[all …]
/linux-6.14.4/Documentation/arch/powerpc/
Dkvm-nested.rst12 hypervisor has implemented them. The terms L0, L1, and L2 are used to
13 refer to different software entities. L0 is the hypervisor mode entity
15 guest virtual machine that is directly run under L0 and is initiated
16 and controlled by L0. L2 is a guest virtual machine that is initiated
22 Linux/KVM has had support for Nesting as an L0 or L1 since 2018
24 The L0 code was added::
39 call made by the L1 to tell the L0 to start an L2 vCPU with the given
40 state. The L0 then starts this L2 and runs until an L2 exit condition
42 the L1 by the L0. The full L2 vCPU state is always transferred from
43 and to L1 when the L2 is run. The L0 doesn't keep any state on the L2
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/jaketown/
Duncore-interconnect.json411 "BriefDescription": "Cycles in L0",
416L0 power mode in the Link Layer. L0 is the default mode which provides the highest performance wi…
532L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
542L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
552L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
562L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
572L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
582L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
592L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
602L0) mode, flits are made up of four 'fits', each of which contains 20 bits of data (along with som…
[all …]
/linux-6.14.4/sound/soc/intel/common/
Dsoc-acpi-intel-mtl-match.c1054 .sof_tplg_filename = "sof-mtl-rt713-l0-rt1316-l12-rt1713-l3.tplg",
1060 .sof_tplg_filename = "sof-mtl-rt713-l0-rt1318-l12-rt1713-l3.tplg",
1066 .sof_tplg_filename = "sof-mtl-rt713-l0-rt1318-l1-rt1713-l3.tplg",
1072 .sof_tplg_filename = "sof-mtl-rt713-l0-rt1316-l12.tplg",
1078 .sof_tplg_filename = "sof-mtl-rt712-l0-rt1712-l3.tplg",
1085 .sof_tplg_filename = "sof-mtl-rt712-vb-l0.tplg",
1091 .sof_tplg_filename = "sof-mtl-rt712-l0.tplg",
1097 .sof_tplg_filename = "sof-mtl-rt1318-l12-rt714-l0.tplg"
1103 .sof_tplg_filename = "sof-mtl-cs42l43-l0-cs35l56-l23.tplg",
1115 .sof_tplg_filename = "sof-mtl-cs42l43-l0-cs35l56-l12.tplg",
[all …]
Dsoc-acpi-intel-rpl-match.c498 .sof_tplg_filename = "sof-rpl-cs42l43-l0.tplg",
504 .sof_tplg_filename = "sof-rpl-rt711-l0-rt1316-l13-rt714-l2.tplg",
516 .sof_tplg_filename = "sof-rpl-rt711-l0-rt1316-l12-rt714-l3.tplg",
522 .sof_tplg_filename = "sof-rpl-rt711-l0-rt1318-l12-rt714-l3.tplg",
528 .sof_tplg_filename = "sof-rpl-rt711-l0-rt1316-l12.tplg",
534 .sof_tplg_filename = "sof-rpl-rt711-l0-rt1318-l12.tplg",
540 .sof_tplg_filename = "sof-rpl-rt1316-l12-rt714-l0.tplg",
552 .sof_tplg_filename = "sof-rpl-rt711-l0.tplg",
558 .sof_tplg_filename = "sof-rpl-rt711-l0.tplg",
/linux-6.14.4/arch/mips/include/asm/
Dio.h219 "dsll32 %L0, %L0, 0" "\n\t" \
220 "dsrl32 %L0, %L0, 0" "\n\t" \
222 "or %L0, %L0, %M0" "\n\t" \
223 "sd %L0, %2" "\n\t" \
253 "ld %L0, %1" "\n\t" \
254 "dsra32 %M0, %L0, 0" "\n\t" \
255 "sll %L0, %L0, 0" "\n\t" \
/linux-6.14.4/tools/testing/selftests/bpf/progs/
Dverifier_tailcall_jit.c49 __jited(" ja L0")
53 __jited("L0: pushq %rax") /* rbp[-8] = rax */
85 __jited(" jae L0")
91 __jited("L0: leave")

1234567891011