/linux-6.14.4/drivers/clk/renesas/ |
D | r9a07g043-cpg.c | 18 #define CPG_PL2SDHI_DSEL (0x218) 21 #define SEL_SDHI0 SEL_PLL_PACK(CPG_PL2SDHI_DSEL, 0, 2) 74 {0, 1}, 78 {0, 0}, 82 {0, 1}, 87 {0, 0}, 106 DEF_SAMPLL(".pll1", CLK_PLL1, CLK_EXTAL, PLL146_CONF(0)), 151 mtable_sdhi, 0, rzg2l_cpg_sd_clk_mux_notifier), 153 mtable_sdhi, 0, rzg2l_cpg_sd_clk_mux_notifier), 167 0x514, 0), [all …]
|
D | r9a08g045-cpg.c | 19 #define G3S_CPG_PL2_DDIV (0x204) 20 #define G3S_CPG_SDHI_DDIV (0x218) 21 #define G3S_CPG_PLL_DSEL (0x240) 22 #define G3S_CPG_SDHI_DSEL (0x244) 23 #define G3S_CLKDIVSTATUS (0x280) 24 #define G3S_CLKSELSTATUS (0x284) 28 #define G3S_DIV_SDHI0 DDIV_PACK(G3S_CPG_SDHI_DDIV, 0, 1) 33 #define G3S_DIVPL1A_STS DDIV_PACK(G3S_CLKDIVSTATUS, 0, 1) 49 #define G3S_SEL_SDHI0 SEL_PLL_PACK(G3S_CPG_SDHI_DSEL, 0, 2) 101 { 0, 1 }, [all …]
|
D | r9a07g044-cpg.c | 19 #define CPG_PL2SDHI_DSEL (0x218) 22 #define SEL_SDHI0 SEL_PLL_PACK(CPG_PL2SDHI_DSEL, 0, 2) 81 {0, 1}, 85 {0, 0}, 89 {0, 1}, 94 {0, 0}, 98 {0, 16}, 102 {0, 0}, 117 struct cpg_core_clk drp[0]; 127 DEF_SAMPLL(".pll1", CLK_PLL1, CLK_EXTAL, PLL146_CONF(0)), [all …]
|
D | rcar-gen4-cpg.h | 73 #define CPG_SD0CKCR 0x870 /* SD-IF0 Clock Frequency Control Register */ 74 #define CPG_CANFDCKCR 0x878 /* CAN-FD Clock Frequency Control Register */ 75 #define CPG_MSOCKCR 0x87c /* MSIOF Clock Frequency Control Register */ 76 #define CPG_CSICKCR 0x880 /* CSI Clock Frequency Control Register */ 77 #define CPG_DSIEXTCKCR 0x884 /* DSI Clock Frequency Control Register */
|
/linux-6.14.4/arch/sh/kernel/cpu/sh3/ |
D | setup-sh7710.c | 19 UNUSED = 0, 33 INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820), 34 INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860), 35 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 36 INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0), 37 INTC_VECT(SCIF1, 0x900), INTC_VECT(SCIF1, 0x920), 38 INTC_VECT(SCIF1, 0x940), INTC_VECT(SCIF1, 0x960), 39 INTC_VECT(DMAC2, 0xb80), INTC_VECT(DMAC2, 0xba0), 41 INTC_VECT(IPSEC, 0xbe0), 43 INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20), [all …]
|
D | setup-sh7705.c | 20 UNUSED = 0, 36 INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720), 37 INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820), 38 INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860), 39 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0), 40 INTC_VECT(SCIF0, 0x8e0), 41 INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920), 42 INTC_VECT(SCIF2, 0x960), 43 INTC_VECT(ADC_ADI, 0x980), 44 INTC_VECT(USB, 0xa20), INTC_VECT(USB, 0xa40), [all …]
|
D | setup-sh770x.c | 24 UNUSED = 0, 36 INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420), 37 INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460), 38 INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0), 39 INTC_VECT(RTC, 0x4c0), 40 INTC_VECT(SCI, 0x4e0), INTC_VECT(SCI, 0x500), 41 INTC_VECT(SCI, 0x520), INTC_VECT(SCI, 0x540), 42 INTC_VECT(WDT, 0x560), 43 INTC_VECT(REF, 0x580), 44 INTC_VECT(REF, 0x5a0), [all …]
|
/linux-6.14.4/include/linux/ |
D | ahci-remap.h | 7 #define AHCI_VSCAP 0xa4 8 #define AHCI_REMAP_CAP 0x800 11 #define AHCI_REMAP_N_DCC 0x880 21 return AHCI_REMAP_N_DCC + i * 0x80; in ahci_remap_dcc()
|
/linux-6.14.4/arch/sh/kernel/cpu/sh4a/ |
D | setup-sh7785.c | 27 DEFINE_RES_MEM(0xffea0000, 0x100), 28 DEFINE_RES_IRQ(evt2irq(0x700)), 33 .id = 0, 48 DEFINE_RES_MEM(0xffeb0000, 0x100), 49 DEFINE_RES_IRQ(evt2irq(0x780)), 69 DEFINE_RES_MEM(0xffec0000, 0x100), 70 DEFINE_RES_IRQ(evt2irq(0x980)), 90 DEFINE_RES_MEM(0xffed0000, 0x100), 91 DEFINE_RES_IRQ(evt2irq(0x9a0)), 111 DEFINE_RES_MEM(0xffee0000, 0x100), [all …]
|
D | setup-shx3.c | 20 * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2 34 DEFINE_RES_MEM(0xffc30000, 0x100), 35 DEFINE_RES_IRQ(evt2irq(0x700)), 36 DEFINE_RES_IRQ(evt2irq(0x720)), 37 DEFINE_RES_IRQ(evt2irq(0x760)), 38 DEFINE_RES_IRQ(evt2irq(0x740)), 43 .id = 0, 57 DEFINE_RES_MEM(0xffc40000, 0x100), 58 DEFINE_RES_IRQ(evt2irq(0x780)), 59 DEFINE_RES_IRQ(evt2irq(0x7a0)), [all …]
|
/linux-6.14.4/arch/arm64/include/asm/ |
D | vncr_mapping.h | 10 #define VNCR_VTTBR_EL2 0x020 11 #define VNCR_VTCR_EL2 0x040 12 #define VNCR_VMPIDR_EL2 0x050 13 #define VNCR_CNTVOFF_EL2 0x060 14 #define VNCR_HCR_EL2 0x078 15 #define VNCR_HSTR_EL2 0x080 16 #define VNCR_VPIDR_EL2 0x088 17 #define VNCR_TPIDR_EL2 0x090 18 #define VNCR_HCRX_EL2 0x0A0 19 #define VNCR_VNCR_EL2 0x0B0 [all …]
|
/linux-6.14.4/arch/sh/include/cpu-sh4a/cpu/ |
D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
/linux-6.14.4/arch/sh/kernel/cpu/sh4/ |
D | setup-sh7760.c | 17 UNUSED = 0, 44 INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620), 45 INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660), 46 INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0), 47 INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0), 48 INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0), 49 INTC_VECT(DMAC, 0x6c0), 50 INTC_VECT(IRQ4, 0x800), INTC_VECT(IRQ5, 0x820), 51 INTC_VECT(IRQ6, 0x840), INTC_VECT(IRQ6, 0x860), 52 INTC_VECT(HCAN20, 0x900), INTC_VECT(HCAN21, 0x920), [all …]
|
/linux-6.14.4/drivers/gpu/drm/panfrost/ |
D | panfrost_gpu.c | 39 dev_warn(pfdev->dev, "GPU Fault 0x%08x (%s) at 0x%016llx\n", in panfrost_gpu_irq_handler() 40 fault_status, panfrost_exception_name(fault_status & 0xFF), in panfrost_gpu_irq_handler() 46 gpu_write(pfdev, GPU_INT_MASK, 0); in panfrost_gpu_irq_handler() 65 gpu_write(pfdev, GPU_INT_MASK, 0); in panfrost_gpu_soft_reset() 98 if (drm_WARN_ON(pfdev->ddev, atomic_read(&pfdev->cycle_counter.use_count) != 0)) in panfrost_gpu_soft_reset() 99 atomic_set(&pfdev->cycle_counter.use_count, 0); in panfrost_gpu_soft_reset() 101 return 0; in panfrost_gpu_soft_reset() 112 gpu_write(pfdev, GPU_PWR_OVERRIDE1, 0xfff | (0x20 << 16)); in panfrost_gpu_amlogic_quirk() 117 u32 quirks = 0; in panfrost_gpu_init_quirks() 130 if (panfrost_model_cmp(pfdev, 0x750) < 0) /* T60x, T62x, T72x */ in panfrost_gpu_init_quirks() [all …]
|
/linux-6.14.4/drivers/clk/sophgo/ |
D | clk-cv1800.h | 14 #define REG_PLL_G2_CTRL 0x800 15 #define REG_PLL_G2_STATUS 0x804 16 #define REG_MIPIMPLL_CSR 0x808 17 #define REG_A0PLL_CSR 0x80C 18 #define REG_DISPPLL_CSR 0x810 19 #define REG_CAM0PLL_CSR 0x814 20 #define REG_CAM1PLL_CSR 0x818 21 #define REG_PLL_G2_SSC_SYN_CTRL 0x840 22 #define REG_A0PLL_SSC_SYN_CTRL 0x850 23 #define REG_A0PLL_SSC_SYN_SET 0x854 [all …]
|
/linux-6.14.4/include/dt-bindings/pinctrl/ |
D | am33xx.h | 18 #define SLEWCTRL_FAST 0 30 #define PIN_OUTPUT_PULLDOWN 0 43 #define AM335X_PIN_OFFSET_MIN 0x0800U 45 #define AM335X_PIN_GPMC_AD0 0x800 46 #define AM335X_PIN_GPMC_AD1 0x804 47 #define AM335X_PIN_GPMC_AD2 0x808 48 #define AM335X_PIN_GPMC_AD3 0x80c 49 #define AM335X_PIN_GPMC_AD4 0x810 50 #define AM335X_PIN_GPMC_AD5 0x814 51 #define AM335X_PIN_GPMC_AD6 0x818 [all …]
|
/linux-6.14.4/drivers/media/test-drivers/vidtv/ |
D | vidtv_channel.c | 48 #define TS_NIT_PID 0x10 63 const u16 s302m_es_pid = 0x111; /* packet id for the ES */ in vidtv_channel_s302m_init() 64 const u16 s302m_program_pid = 0x101; /* packet id for PMT*/ in vidtv_channel_s302m_init() 65 const u16 s302m_service_id = 0x880; in vidtv_channel_s302m_init() 66 const u16 s302m_program_num = 0x880; in vidtv_channel_s302m_init() 110 0); in vidtv_channel_s302m_init() 301 vidtv_psi_pat_program_init(tail, 0, TS_NIT_PID); in vidtv_channel_pat_prog_cat_into_new() 326 for (j = 0; j < nsections; ++j) { in vidtv_channel_pmt_match_sections() 482 return 0; in vidtv_channel_si_init() 500 return 0; in vidtv_channel_si_init() [all …]
|
/linux-6.14.4/arch/arm/boot/dts/ti/omap/ |
D | dra76x-mmc-iodelay.dtsi | 32 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 33 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 34 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 35 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 36 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 37 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 43 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_clk.clk */ 44 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_cmd.cmd */ 45 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_dat0.dat0 */ 46 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_VIRTUAL_MODE11 | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|
D | dra74x-mmc-iodelay.dtsi | 35 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 36 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 37 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 38 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 39 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 40 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 46 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 47 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 48 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 49 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|
/linux-6.14.4/arch/arm/mach-s3c/ |
D | regs-gpio-s3c64xx.h | 19 #define S3C64XX_GPA_BASE S3C64XX_GPIOREG(0x0000) 20 #define S3C64XX_GPB_BASE S3C64XX_GPIOREG(0x0020) 21 #define S3C64XX_GPC_BASE S3C64XX_GPIOREG(0x0040) 22 #define S3C64XX_GPD_BASE S3C64XX_GPIOREG(0x0060) 23 #define S3C64XX_GPE_BASE S3C64XX_GPIOREG(0x0080) 24 #define S3C64XX_GPF_BASE S3C64XX_GPIOREG(0x00A0) 25 #define S3C64XX_GPG_BASE S3C64XX_GPIOREG(0x00C0) 26 #define S3C64XX_GPH_BASE S3C64XX_GPIOREG(0x00E0) 27 #define S3C64XX_GPI_BASE S3C64XX_GPIOREG(0x0100) 28 #define S3C64XX_GPJ_BASE S3C64XX_GPIOREG(0x0120) [all …]
|
/linux-6.14.4/arch/sh/boards/mach-kfr2r09/ |
D | setup.c | 49 #define DRVCRB 0xA405018C 55 .offset = 0, 73 [0] = { 75 .start = 0x00000000, 76 .end = 0x03ffffff, 91 [0] = { 93 .start = 0x10000000, 94 .end = 0x1001ffff, 111 KEY_1, KEY_2, KEY_3, 0, KEY_UP, 112 KEY_4, KEY_5, KEY_6, 0, KEY_LEFT, [all …]
|
/linux-6.14.4/drivers/media/platform/sunxi/sun8i-di/ |
D | sun8i-di.h | 20 #define DEINTERLACE_MOD_ENABLE 0x00 21 #define DEINTERLACE_MOD_ENABLE_EN BIT(0) 23 #define DEINTERLACE_FRM_CTRL 0x04 24 #define DEINTERLACE_FRM_CTRL_REG_READY BIT(0) 30 #define DEINTERLACE_BYPASS 0x08 33 #define DEINTERLACE_AGTH_SEL 0x0c 36 #define DEINTERLACE_LINT_CTRL 0x10 37 #define DEINTERLACE_TRD_PRELUMA 0x1c 38 #define DEINTERLACE_BUF_ADDR0 0x20 39 #define DEINTERLACE_BUF_ADDR1 0x24 [all …]
|
/linux-6.14.4/drivers/interconnect/imx/ |
D | imx8mp.c | 23 .reg = 0x180, 28 .reg = 0x200, 33 .reg = 0x280, 38 .reg = 0x300, 43 .reg = 0x380, 48 .reg = 0x400, 53 .reg = 0x480, 58 .reg = 0x500, 63 .reg = 0x580, 68 .reg = 0x600, [all …]
|
/linux-6.14.4/include/linux/mfd/ |
D | rz-mtu3.h | 13 #define RZ_MTU3_TSTRA 0x080 /* Timer start register A */ 14 #define RZ_MTU3_TSTRB 0x880 /* Timer start register B */ 17 #define RZ_MTU3_TDDRA 0x016 /* Timer dead time data register A */ 18 #define RZ_MTU3_TDDRB 0x816 /* Timer dead time data register B */ 19 #define RZ_MTU3_TCDRA 0x014 /* Timer cycle data register A */ 20 #define RZ_MTU3_TCDRB 0x814 /* Timer cycle data register B */ 21 #define RZ_MTU3_TCBRA 0x022 /* Timer cycle buffer register A */ 22 #define RZ_MTU3_TCBRB 0x822 /* Timer cycle buffer register B */ 23 #define RZ_MTU3_TCNTSA 0x020 /* Timer subcounter A */ 24 #define RZ_MTU3_TCNTSB 0x820 /* Timer subcounter B */ [all …]
|
/linux-6.14.4/drivers/net/dsa/ |
D | rzn1_a5psw.h | 18 #define A5PSW_REVISION 0x0 19 #define A5PSW_PORT_OFFSET(port) (0x400 * (port)) 21 #define A5PSW_PORT_ENA 0x8 26 #define A5PSW_UCAST_DEF_MASK 0xC 28 #define A5PSW_VLAN_VERIFY 0x10 29 #define A5PSW_VLAN_VERI_SHIFT 0 32 #define A5PSW_BCAST_DEF_MASK 0x14 33 #define A5PSW_MCAST_DEF_MASK 0x18 35 #define A5PSW_INPUT_LEARN 0x1C 39 #define A5PSW_MGMT_CFG 0x20 [all …]
|