Home
last modified time | relevance | path

Searched +full:0 +full:x10002 (Results 1 – 25 of 52) sorted by relevance

123

/linux-6.14.4/arch/riscv/boot/dts/allwinner/
Dsun20i-d1s.dtsi12 #size-cells = <0>;
14 cpu0: cpu@0 {
17 reg = <0>;
61 reg = <0x6011000 0x20>;
70 reg = <0x10000000 0x4000000>;
75 #address-cells = <0>;
83 <0x00003 0x00003 0x00000008>,
84 <0x00004 0x00004 0x00000010>,
85 <0x00005 0x00005 0x00000200>,
86 <0x00006 0x00006 0x00000100>,
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/lunarlake/
Dother.json4 "Counter": "0,1,2,3,4,5,6,7",
5 "EventCode": "0xB7",
7 "MSRIndex": "0x1a6,0x1a7",
8 "MSRValue": "0x10001",
10 "UMask": "0x1",
15 "Counter": "0,1,2,3",
16 "EventCode": "0x2A,0x2B",
18 "MSRIndex": "0x1a6,0x1a7",
19 "MSRValue": "0x10001",
21 "UMask": "0x1",
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/meteorlake/
Dother.json4 "Counter": "0,1,2,3,4,5,6,7",
5 "EventCode": "0xc1",
8 "UMask": "0x8",
13 "Counter": "0,1,2,3,4,5,6,7",
15 "EventCode": "0xe4",
18 "UMask": "0x1",
23 "Counter": "0,1,2,3,4,5,6,7",
24 "EventCode": "0xB7",
26 "MSRIndex": "0x1a6,0x1a7",
27 "MSRValue": "0x10001",
[all …]
/linux-6.14.4/Documentation/devicetree/bindings/perf/
Driscv,pmu.yaml78 value of variant must be 0xffffffff_ffffffff.
104 riscv,event-to-mhpmevent = <0x0000B 0x0000 0x0001>;
105 riscv,event-to-mhpmcounters = <0x00001 0x00001 0x00000001>,
106 <0x00002 0x00002 0x00000004>,
107 <0x00003 0x0000A 0x00000ff8>,
108 <0x10000 0x10033 0x000ff000>;
110 /* For event ID 0x0002 */
111 <0x0000 0x0002 0xffffffff 0xffffffff 0x00000f8>,
112 /* For event ID 0-4 */
113 <0x0 0x0 0xffffffff 0xfffffff0 0x00000ff0>,
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/alderlake/
Dother.json4 "Counter": "0,1,2,3,4,5,6,7",
5 "EventCode": "0xc1",
8 "UMask": "0x4",
13 "Counter": "0,1,2,3,4,5,6,7",
14 "EventCode": "0xc1",
17 "UMask": "0x8",
22 "Counter": "0,1,2,3",
23 "EventCode": "0x28",
26 "UMask": "0x2",
31 "Counter": "0,1,2,3",
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/sierraforest/
Dother.json4 "Counter": "0,1,2,3,4,5,6,7",
6 "EventCode": "0xe4",
9 "UMask": "0x1"
13 "Counter": "0,1,2,3,4,5,6,7",
14 "EventCode": "0xB7",
16 "MSRIndex": "0x1a6,0x1a7",
17 "MSRValue": "0x10001",
19 "UMask": "0x1"
23 "Counter": "0,1,2,3,4,5,6,7",
24 "EventCode": "0xB7",
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/grandridge/
Dother.json4 "Counter": "0,1,2,3,4,5,6,7",
6 "EventCode": "0xe4",
9 "UMask": "0x1"
13 "Counter": "0,1,2,3,4,5,6,7",
14 "EventCode": "0xB7",
16 "MSRIndex": "0x1a6,0x1a7",
17 "MSRValue": "0x10001",
19 "UMask": "0x1"
23 "Counter": "0,1,2,3,4,5,6,7",
24 "EventCode": "0xB7",
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/alderlaken/
Dother.json4 "Counter": "0,1,2,3,4,5",
6 "EventCode": "0xe4",
10 "UMask": "0x1"
14 "Counter": "0,1,2,3,4,5",
15 "EventCode": "0xB7",
17 "MSRIndex": "0x1a6,0x1a7",
18 "MSRValue": "0x10008",
20 "UMask": "0x1"
24 "Counter": "0,1,2,3,4,5",
25 "EventCode": "0xB7",
[all …]
/linux-6.14.4/arch/arm64/boot/dts/freescale/
Dimx8ulp-evk.dts25 reg = <0x0 0x80000000 0 0x80000000>;
36 size = <0 0x28000000>;
41 reg = <0 0xa8600000 0 0x1000000>;
46 reg = <0 0x1fff8000 0 0x1000>;
51 reg = <0 0xaff00000 0 0x8000>;
56 reg = <0 0xaff08000 0 0x8000>;
61 reg = <0 0xaff10000 0 0x8000>;
66 reg = <0 0xaff18000 0 0x8000>;
72 reg = <0 0xa8400000 0 0x100000>;
81 #clock-cells = <0>;
[all …]
/linux-6.14.4/tools/include/linux/
Darm-smccc.h18 #define ARM_SMCCC_STD_CALL _AC(0,U)
22 #define ARM_SMCCC_SMC_32 0
26 #define ARM_SMCCC_OWNER_MASK 0x3F
29 #define ARM_SMCCC_FUNC_MASK 0xFFFF
45 #define ARM_SMCCC_OWNER_ARCH 0
57 #define ARM_SMCCC_FUNC_QUERY_CALL_UID 0xff01
59 #define ARM_SMCCC_QUIRK_NONE 0
62 #define ARM_SMCCC_VERSION_1_0 0x10000
63 #define ARM_SMCCC_VERSION_1_1 0x10001
64 #define ARM_SMCCC_VERSION_1_2 0x10002
[all …]
/linux-6.14.4/arch/riscv/boot/dts/thead/
Dth1520.dtsi17 #size-cells = <0>;
20 c910_0: cpu@0 {
27 reg = <0>;
129 <0x00003 0x00003 0x0007fff8>,
130 <0x00004 0x00004 0x0007fff8>,
131 <0x00005 0x00005 0x0007fff8>,
132 <0x00006 0x00006 0x0007fff8>,
133 <0x00007 0x00007 0x0007fff8>,
134 <0x00008 0x00008 0x0007fff8>,
135 <0x00009 0x00009 0x0007fff8>,
[all …]
/linux-6.14.4/arch/x86/include/asm/shared/
Dtdx.h8 #define TDX_HYPERCALL_STANDARD 0
10 #define TDX_CPUID_LEAF_ID 0x21
14 #define TDG_VP_VMCALL 0
23 #define TDX_ATTR_DEBUG_BIT 0
49 #define TDCS_CONFIG_FLAGS 0x1110000300000016
50 #define TDCS_TD_CTLS 0x1110000300000017
51 #define TDCS_NOTIFY_ENABLES 0x9100000000000010
52 #define TDCS_TOPOLOGY_ENUM_CONFIGURED 0x9100000000000019
58 #define TD_CTLS_PENDING_VE_DISABLE_BIT 0
70 #define TDVMCALL_MAP_GPA 0x10001
[all …]
/linux-6.14.4/Documentation/admin-guide/perf/
Dhns3-pmu.rst44 config=0x00204
46 config=0x10204
51 The bits 0~15 of config (here 0x0204) are the true hardware event code. If
52 two events have same value of bits 0~15 of config, that means they are
53 event pair. And the bit 16 of config indicates getting counter 0 or
59 counter 0 / counter 1
75 …$# perf stat -g -e hns3_pmu_sicl_0/config=0x00002,global=1/ -e hns3_pmu_sicl_0/config=0x10002,glob…
86 $# perf stat -a -e hns3_pmu_sicl_0/config=0x1020F,global=1/ -I 1000
90 is same as mac id. The "tc" filter option must be set to 0xF in this mode,
95 $# perf stat -a -e hns3_pmu_sicl_0/config=0x1020F,port=0,tc=0xF/ -I 1000
[all …]
/linux-6.14.4/drivers/media/platform/qcom/venus/
Dhfi_cmds.h12 #define HFI_CMD_SYS_INIT 0x10001
13 #define HFI_CMD_SYS_PC_PREP 0x10002
14 #define HFI_CMD_SYS_SET_RESOURCE 0x10003
15 #define HFI_CMD_SYS_RELEASE_RESOURCE 0x10004
16 #define HFI_CMD_SYS_SET_PROPERTY 0x10005
17 #define HFI_CMD_SYS_GET_PROPERTY 0x10006
18 #define HFI_CMD_SYS_SESSION_INIT 0x10007
19 #define HFI_CMD_SYS_SESSION_END 0x10008
20 #define HFI_CMD_SYS_SET_BUFFERS 0x10009
21 #define HFI_CMD_SYS_TEST_SSR 0x10101
[all …]
/linux-6.14.4/include/uapi/linux/
Ddlmconstants.h31 #define DLM_LOCK_NL 0 /* null */
46 * either return -EAGAIN from the dlm_lock call or will return 0 from
140 #define DLM_LKF_NOQUEUE 0x00000001
141 #define DLM_LKF_CANCEL 0x00000002
142 #define DLM_LKF_CONVERT 0x00000004
143 #define DLM_LKF_VALBLK 0x00000008
144 #define DLM_LKF_QUECVT 0x00000010
145 #define DLM_LKF_IVVALBLK 0x00000020
146 #define DLM_LKF_CONVDEADLK 0x00000040
147 #define DLM_LKF_PERSISTENT 0x00000080
[all …]
/linux-6.14.4/arch/x86/kvm/
Dpmu.h20 #define VMWARE_BACKDOOR_PMC_HOST_TSC 0x10000
21 #define VMWARE_BACKDOOR_PMC_REAL_TIME 0x10001
22 #define VMWARE_BACKDOOR_PMC_APPARENT_TIME 0x10002
56 * supported if "CPUID.0AH: EAX[7:0] > 0", i.e. if the PMU version is in kvm_pmu_has_perf_global_ctrl()
68 * mapped to bits 31:0 and fixed counters mapped to 63:32, e.g. fixed counter 0
86 if (idx >= 0 && idx < pmu->nr_arch_fixed_counters) in kvm_pmc_idx_to_pmc()
214 memset(&kvm_pmu_cap, 0, sizeof(kvm_pmu_cap)); in kvm_init_pmu_capability()
/linux-6.14.4/tools/perf/pmu-events/arch/x86/icelake/
Dother.json4 "Counter": "0,1,2,3",
5 "EventCode": "0x28",
7 …s where the core was running with power-delivery for baseline license level 0. This includes non-…
9 "UMask": "0x7"
13 "Counter": "0,1,2,3",
14 "EventCode": "0x28",
18 "UMask": "0x18"
22 "Counter": "0,1,2,3",
23 "EventCode": "0x28",
27 "UMask": "0x20"
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/rocketlake/
Dother.json4 "Counter": "0,1,2,3",
5 "EventCode": "0x28",
7 …s where the core was running with power-delivery for baseline license level 0. This includes non-…
9 "UMask": "0x7"
13 "Counter": "0,1,2,3",
14 "EventCode": "0x28",
18 "UMask": "0x18"
22 "Counter": "0,1,2,3",
23 "EventCode": "0x28",
27 "UMask": "0x20"
[all …]
/linux-6.14.4/drivers/net/wireless/broadcom/brcm80211/brcmfmac/
Dsdio.h13 #define SDIOD_FBR_SIZE 0x100
16 #define SDIO_FUNC_ENABLE_1 0x02
17 #define SDIO_FUNC_ENABLE_2 0x04
20 #define SDIO_FUNC_READY_1 0x02
21 #define SDIO_FUNC_READY_2 0x04
24 #define INTR_STATUS_FUNC1 0x2
25 #define INTR_STATUS_FUNC2 0x4
28 #define REG_F0_REG_MASK 0x7FF
29 #define REG_F1_MISC_MASK 0x1FFFF
31 /* function 0 vendor specific CCCR registers */
[all …]
/linux-6.14.4/Documentation/core-api/
Dunaligned-memory-access.rst23 from an address that is not evenly divisible by N (i.e. addr % N != 0).
24 For example, reading 4 bytes of data from address 0x10004 is fine, but
25 reading 4 bytes of data from address 0x10005 would be an unaligned memory
41 divisible by N, i.e. addr % N == 0.
94 starting at address 0x10000. With a basic level of understanding, it would
97 structure, i.e. address 0x10002, but that address is not evenly divisible
159 return fold == 0;
163 return ((a[0] ^ b[0]) | (a[1] ^ b[1]) | (a[2] ^ b[2])) == 0;
169 able to access memory on arbitrary boundaries, the reference to a[0] causes
172 Think about what would happen if addr1 was an odd address such as 0x10003.
[all …]
/linux-6.14.4/include/linux/
Darm-smccc.h20 #define ARM_SMCCC_STD_CALL _AC(0,U)
24 #define ARM_SMCCC_SMC_32 0
28 #define ARM_SMCCC_OWNER_MASK 0x3F
31 #define ARM_SMCCC_FUNC_MASK 0xFFFF
47 #define ARM_SMCCC_OWNER_ARCH 0
59 #define ARM_SMCCC_FUNC_QUERY_CALL_UID 0xff01
61 #define ARM_SMCCC_QUIRK_NONE 0
64 #define ARM_SMCCC_VERSION_1_0 0x10000
65 #define ARM_SMCCC_VERSION_1_1 0x10001
66 #define ARM_SMCCC_VERSION_1_2 0x10002
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/elkhartlake/
Dother.json4 "Counter": "0,1,2,3",
7 "EventCode": "0x63",
13 "Counter": "0,1,2,3",
14 "EventCode": "0x63",
18 "UMask": "0x2"
22 "Counter": "0,1,2,3",
24 "EventCode": "0x63",
27 "UMask": "0x2"
31 "Counter": "0,1,2,3",
33 "EventCode": "0x63",
[all …]
/linux-6.14.4/tools/perf/pmu-events/arch/x86/snowridgex/
Dother.json4 "Counter": "0,1,2,3",
7 "EventCode": "0x63",
13 "Counter": "0,1,2,3",
14 "EventCode": "0x63",
18 "UMask": "0x2"
22 "Counter": "0,1,2,3",
24 "EventCode": "0x63",
27 "UMask": "0x2"
31 "Counter": "0,1,2,3",
33 "EventCode": "0x63",
[all …]
/linux-6.14.4/drivers/gpu/drm/radeon/
Drv770.c56 unsigned fb_div = 0, vclk_div = 0, dclk_div = 0; in rv770_set_uvd_clocks()
71 return 0; in rv770_set_uvd_clocks()
75 43663, 0x03FFFFFE, 1, 30, ~0, in rv770_set_uvd_clocks()
84 /* set UPLL_FB_DIV to 0x50000 */ in rv770_set_uvd_clocks()
85 WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK); in rv770_set_uvd_clocks()
88 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~(UPLL_RESET_MASK | UPLL_SLEEP_MASK)); in rv770_set_uvd_clocks()
90 /* assert BYPASS EN and FB_DIV[0] <- ??? why? */ in rv770_set_uvd_clocks()
117 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK); in rv770_set_uvd_clocks()
121 /* deassert BYPASS EN and FB_DIV[0] <- ??? why? */ in rv770_set_uvd_clocks()
122 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK); in rv770_set_uvd_clocks()
[all …]
/linux-6.14.4/arch/arm64/boot/dts/hisilicon/
Dhip06.dtsi23 #size-cells = <0>;
87 reg = <0x10000>;
95 reg = <0x10001>;
103 reg = <0x10002>;
111 reg = <0x10003>;
119 reg = <0x10100>;
127 reg = <0x10101>;
135 reg = <0x10102>;
143 reg = <0x10103>;
151 reg = <0x10200>;
[all …]

123