xref: /openwifi/driver/tx_intf/tx_intf.c (revision 838a9007cf9f63d72c4524b84ee37e8c5fd046bc)
12ee67178SXianjun Jiao /*
22ee67178SXianjun Jiao  * axi lite register access driver
32ee67178SXianjun Jiao  * Xianjun jiao. [email protected]; [email protected]
42ee67178SXianjun Jiao  */
52ee67178SXianjun Jiao 
62ee67178SXianjun Jiao #include <linux/bitops.h>
72ee67178SXianjun Jiao #include <linux/dmapool.h>
82ee67178SXianjun Jiao #include <linux/dma/xilinx_dma.h>
92ee67178SXianjun Jiao #include <linux/init.h>
102ee67178SXianjun Jiao #include <linux/interrupt.h>
112ee67178SXianjun Jiao #include <linux/io.h>
122ee67178SXianjun Jiao #include <linux/iopoll.h>
132ee67178SXianjun Jiao #include <linux/module.h>
142ee67178SXianjun Jiao #include <linux/of_address.h>
152ee67178SXianjun Jiao #include <linux/of_dma.h>
162ee67178SXianjun Jiao #include <linux/of_platform.h>
172ee67178SXianjun Jiao #include <linux/of_irq.h>
182ee67178SXianjun Jiao #include <linux/slab.h>
192ee67178SXianjun Jiao #include <linux/clk.h>
202ee67178SXianjun Jiao #include <linux/io-64-nonatomic-lo-hi.h>
212ee67178SXianjun Jiao 
222ee67178SXianjun Jiao #include "../hw_def.h"
232ee67178SXianjun Jiao 
242ee67178SXianjun Jiao static void __iomem *base_addr; // to store driver specific base address needed for mmu to translate virtual address to physical address in our FPGA design
252ee67178SXianjun Jiao 
262ee67178SXianjun Jiao /* IO accessors */
272ee67178SXianjun Jiao static inline u32 reg_read(u32 reg)
282ee67178SXianjun Jiao {
292ee67178SXianjun Jiao 	return ioread32(base_addr + reg);
302ee67178SXianjun Jiao }
312ee67178SXianjun Jiao 
322ee67178SXianjun Jiao static inline void reg_write(u32 reg, u32 value)
332ee67178SXianjun Jiao {
342ee67178SXianjun Jiao 	iowrite32(value, base_addr + reg);
352ee67178SXianjun Jiao }
362ee67178SXianjun Jiao 
372ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MULTI_RST_read(void){
382ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_MULTI_RST_ADDR);
392ee67178SXianjun Jiao }
402ee67178SXianjun Jiao 
412ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MIXER_CFG_read(void){
422ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_MIXER_CFG_ADDR);
432ee67178SXianjun Jiao }
442ee67178SXianjun Jiao 
452ee67178SXianjun Jiao static inline u32 TX_INTF_REG_WIFI_TX_MODE_read(void){
462ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_WIFI_TX_MODE_ADDR);
472ee67178SXianjun Jiao }
482ee67178SXianjun Jiao 
492ee67178SXianjun Jiao static inline u32 TX_INTF_REG_IQ_SRC_SEL_read(void){
502ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_IQ_SRC_SEL_ADDR);
512ee67178SXianjun Jiao }
522ee67178SXianjun Jiao 
532ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CTS_TOSELF_CONFIG_read(void){
542ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_CTS_TOSELF_CONFIG_ADDR);
552ee67178SXianjun Jiao }
562ee67178SXianjun Jiao 
572ee67178SXianjun Jiao static inline u32 TX_INTF_REG_START_TRANS_TO_PS_MODE_read(void){
582ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR);
592ee67178SXianjun Jiao }
602ee67178SXianjun Jiao 
612ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read(void){
622ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_ADDR);
632ee67178SXianjun Jiao }
642ee67178SXianjun Jiao 
652ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MISC_SEL_read(void){
662ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_MISC_SEL_ADDR);
672ee67178SXianjun Jiao }
682ee67178SXianjun Jiao 
692ee67178SXianjun Jiao static inline u32 TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read(void){
702ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR);
712ee67178SXianjun Jiao }
722ee67178SXianjun Jiao 
732ee67178SXianjun Jiao static inline u32 TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read(void){
742ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR);
752ee67178SXianjun Jiao }
762ee67178SXianjun Jiao 
772ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CFG_DATA_TO_ANT_read(void){
782ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_CFG_DATA_TO_ANT_ADDR);
792ee67178SXianjun Jiao }
802ee67178SXianjun Jiao 
81*838a9007SXianjun Jiao static inline u32 TX_INTF_REG_S_AXIS_FIFO_TH_read(void){
82*838a9007SXianjun Jiao 	return reg_read(TX_INTF_REG_S_AXIS_FIFO_TH_ADDR);
83*838a9007SXianjun Jiao }
84*838a9007SXianjun Jiao 
85febc5adfSXianjun Jiao static inline u32 TX_INTF_REG_TX_HOLD_THRESHOLD_read(void){
86febc5adfSXianjun Jiao 	return reg_read(TX_INTF_REG_TX_HOLD_THRESHOLD_ADDR);
87febc5adfSXianjun Jiao }
88febc5adfSXianjun Jiao 
892ee67178SXianjun Jiao static inline u32 TX_INTF_REG_INTERRUPT_SEL_read(void){
902ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_INTERRUPT_SEL_ADDR);
912ee67178SXianjun Jiao }
922ee67178SXianjun Jiao 
932ee67178SXianjun Jiao static inline u32 TX_INTF_REG_BB_GAIN_read(void){
942ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_BB_GAIN_ADDR);
952ee67178SXianjun Jiao }
962ee67178SXianjun Jiao 
972ee67178SXianjun Jiao static inline u32 TX_INTF_REG_ANT_SEL_read(void){
982ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_ANT_SEL_ADDR);
992ee67178SXianjun Jiao }
1002ee67178SXianjun Jiao 
101*838a9007SXianjun Jiao static inline u32 TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_read(void){
102*838a9007SXianjun Jiao 	return reg_read(TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_ADDR);
1032ee67178SXianjun Jiao }
1042ee67178SXianjun Jiao 
1052ee67178SXianjun Jiao static inline u32 TX_INTF_REG_PKT_INFO_read(void){
1062ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_PKT_INFO_ADDR);
1072ee67178SXianjun Jiao }
1082ee67178SXianjun Jiao 
1092ee67178SXianjun Jiao static inline u32 TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read(void){
1102ee67178SXianjun Jiao 	return reg_read(TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_ADDR);
1112ee67178SXianjun Jiao }
1122ee67178SXianjun Jiao 
1132ee67178SXianjun Jiao //--------------------------------------------------------
1142ee67178SXianjun Jiao 
1152ee67178SXianjun Jiao static inline void TX_INTF_REG_MULTI_RST_write(u32 value){
1162ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_MULTI_RST_ADDR, value);
1172ee67178SXianjun Jiao }
1182ee67178SXianjun Jiao 
1192ee67178SXianjun Jiao static inline void TX_INTF_REG_MIXER_CFG_write(u32 value){
1202ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_MIXER_CFG_ADDR, value);
1212ee67178SXianjun Jiao }
1222ee67178SXianjun Jiao 
1232ee67178SXianjun Jiao static inline void TX_INTF_REG_WIFI_TX_MODE_write(u32 value){
1242ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_WIFI_TX_MODE_ADDR, value);
1252ee67178SXianjun Jiao }
1262ee67178SXianjun Jiao 
1272ee67178SXianjun Jiao static inline void TX_INTF_REG_IQ_SRC_SEL_write(u32 value){
1282ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_IQ_SRC_SEL_ADDR, value);
1292ee67178SXianjun Jiao }
1302ee67178SXianjun Jiao 
1312ee67178SXianjun Jiao static inline void TX_INTF_REG_CTS_TOSELF_CONFIG_write(u32 value){
1322ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_CTS_TOSELF_CONFIG_ADDR, value);
1332ee67178SXianjun Jiao }
1342ee67178SXianjun Jiao 
1352ee67178SXianjun Jiao static inline void TX_INTF_REG_START_TRANS_TO_PS_MODE_write(u32 value){
1362ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR, value);
1372ee67178SXianjun Jiao }
1382ee67178SXianjun Jiao 
1392ee67178SXianjun Jiao static inline void TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write(u32 value){
1402ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_ADDR, value);
1412ee67178SXianjun Jiao }
1422ee67178SXianjun Jiao 
1432ee67178SXianjun Jiao static inline void TX_INTF_REG_MISC_SEL_write(u32 value){
1442ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_MISC_SEL_ADDR, value);
1452ee67178SXianjun Jiao }
1462ee67178SXianjun Jiao 
1472ee67178SXianjun Jiao static inline void TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write(u32 value){
1482ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR, value);
1492ee67178SXianjun Jiao }
1502ee67178SXianjun Jiao 
1512ee67178SXianjun Jiao static inline void TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write(u32 value){
1522ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR, value);
1532ee67178SXianjun Jiao }
1542ee67178SXianjun Jiao 
1552ee67178SXianjun Jiao static inline void TX_INTF_REG_CFG_DATA_TO_ANT_write(u32 value){
1562ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_CFG_DATA_TO_ANT_ADDR, value);
1572ee67178SXianjun Jiao }
1582ee67178SXianjun Jiao 
159*838a9007SXianjun Jiao static inline void TX_INTF_REG_S_AXIS_FIFO_TH_write(u32 value){
160*838a9007SXianjun Jiao 	reg_write(TX_INTF_REG_S_AXIS_FIFO_TH_ADDR, value);
161*838a9007SXianjun Jiao }
162*838a9007SXianjun Jiao 
163febc5adfSXianjun Jiao static inline void TX_INTF_REG_TX_HOLD_THRESHOLD_write(u32 value){
164febc5adfSXianjun Jiao 	reg_write(TX_INTF_REG_TX_HOLD_THRESHOLD_ADDR, value);
165febc5adfSXianjun Jiao }
166febc5adfSXianjun Jiao 
1672ee67178SXianjun Jiao static inline void TX_INTF_REG_INTERRUPT_SEL_write(u32 value){
1682ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_INTERRUPT_SEL_ADDR, value);
1692ee67178SXianjun Jiao }
1702ee67178SXianjun Jiao 
1712ee67178SXianjun Jiao static inline void TX_INTF_REG_BB_GAIN_write(u32 value){
1722ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_BB_GAIN_ADDR, value);
1732ee67178SXianjun Jiao }
1742ee67178SXianjun Jiao 
1752ee67178SXianjun Jiao static inline void TX_INTF_REG_ANT_SEL_write(u32 value){
1762ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_ANT_SEL_ADDR, value);
1772ee67178SXianjun Jiao }
1782ee67178SXianjun Jiao 
179*838a9007SXianjun Jiao static inline void TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_write(u32 value){
180*838a9007SXianjun Jiao 	reg_write(TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_ADDR, value);
1812ee67178SXianjun Jiao }
1822ee67178SXianjun Jiao 
1832ee67178SXianjun Jiao static inline void TX_INTF_REG_PKT_INFO_write(u32 value){
1842ee67178SXianjun Jiao 	reg_write(TX_INTF_REG_PKT_INFO_ADDR,value);
1852ee67178SXianjun Jiao }
1862ee67178SXianjun Jiao 
1872ee67178SXianjun Jiao static const struct of_device_id dev_of_ids[] = {
1882ee67178SXianjun Jiao 	{ .compatible = "sdr,tx_intf", },
1892ee67178SXianjun Jiao 	{}
1902ee67178SXianjun Jiao };
1912ee67178SXianjun Jiao MODULE_DEVICE_TABLE(of, dev_of_ids);
1922ee67178SXianjun Jiao 
1932ee67178SXianjun Jiao static struct tx_intf_driver_api tx_intf_driver_api_inst;
1942ee67178SXianjun Jiao static struct tx_intf_driver_api *tx_intf_api = &tx_intf_driver_api_inst;
1952ee67178SXianjun Jiao EXPORT_SYMBOL(tx_intf_api);
1962ee67178SXianjun Jiao 
1972ee67178SXianjun Jiao static inline u32 hw_init(enum tx_intf_mode mode, u32 num_dma_symbol_to_pl, u32 num_dma_symbol_to_ps){
198*838a9007SXianjun Jiao 	int err=0, i;
199*838a9007SXianjun Jiao 	u32 mixer_cfg=0, duc_input_ch_sel = 0, ant_sel=0;
2002ee67178SXianjun Jiao 
2012ee67178SXianjun Jiao 	printk("%s hw_init mode %d\n", tx_intf_compatible_str, mode);
2022ee67178SXianjun Jiao 
203*838a9007SXianjun Jiao 	//rst
204*838a9007SXianjun Jiao 	for (i=0;i<8;i++)
205*838a9007SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0);
206*838a9007SXianjun Jiao 	for (i=0;i<32;i++)
2072ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0xFFFFFFFF);
208*838a9007SXianjun Jiao 	for (i=0;i<8;i++)
2092ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0);
2102ee67178SXianjun Jiao 
211*838a9007SXianjun Jiao 	tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_TH_write(4096-200); // when only 200 DMA symbol room left in fifo, stop Linux queue
2122ee67178SXianjun Jiao 	switch(mode)
2132ee67178SXianjun Jiao 	{
2142ee67178SXianjun Jiao 		case TX_INTF_AXIS_LOOP_BACK:
2152ee67178SXianjun Jiao 			tx_intf_api->TX_INTF_REG_MISC_SEL_write(0<<1);// bit1: 0-connect dac to ADI dma; 1-connect dac to our intf
2162ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_AXIS_LOOP_BACK\n", tx_intf_compatible_str);
2172ee67178SXianjun Jiao 			break;
2182ee67178SXianjun Jiao 
2192ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_0MHZ_ANT0:
2202ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_0MHZ_ANT0\n", tx_intf_compatible_str);
2212ee67178SXianjun Jiao 			mixer_cfg = 0x2001F400;
2222ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2232ee67178SXianjun Jiao 			ant_sel=1;
2242ee67178SXianjun Jiao 			break;
2252ee67178SXianjun Jiao 
2262ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0:
2272ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0\n", tx_intf_compatible_str);
2282ee67178SXianjun Jiao 			mixer_cfg = 0x2001F602;
2292ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2302ee67178SXianjun Jiao 			ant_sel=1;
2312ee67178SXianjun Jiao 			break;
2322ee67178SXianjun Jiao 
2332ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0:
2342ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0\n", tx_intf_compatible_str);
2352ee67178SXianjun Jiao 			mixer_cfg = 0x200202F6;
2362ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2372ee67178SXianjun Jiao 			ant_sel=1;
2382ee67178SXianjun Jiao 			break;
2392ee67178SXianjun Jiao 
2402ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_0MHZ_ANT1:
2412ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_0MHZ_ANT1\n", tx_intf_compatible_str);
2422ee67178SXianjun Jiao 			mixer_cfg = 0x2001F400;
2432ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2442ee67178SXianjun Jiao 			ant_sel=2;
2452ee67178SXianjun Jiao 			break;
2462ee67178SXianjun Jiao 
2472ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1:
2482ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1\n", tx_intf_compatible_str);
2492ee67178SXianjun Jiao 			mixer_cfg = 0x2001F602;
2502ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2512ee67178SXianjun Jiao 			ant_sel=2;
2522ee67178SXianjun Jiao 			break;
2532ee67178SXianjun Jiao 
2542ee67178SXianjun Jiao 		case TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1:
2552ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1\n", tx_intf_compatible_str);
2562ee67178SXianjun Jiao 			mixer_cfg = 0x200202F6;
2572ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2582ee67178SXianjun Jiao 			ant_sel=2;
2592ee67178SXianjun Jiao 			break;
2602ee67178SXianjun Jiao 
2612ee67178SXianjun Jiao 		case TX_INTF_BYPASS:
2622ee67178SXianjun Jiao 			printk("%s hw_init mode TX_INTF_BYPASS\n", tx_intf_compatible_str);
2632ee67178SXianjun Jiao 			mixer_cfg = 0x200202F6;
2642ee67178SXianjun Jiao 			duc_input_ch_sel = 0;
2652ee67178SXianjun Jiao 			ant_sel=2;
2662ee67178SXianjun Jiao 			break;
2672ee67178SXianjun Jiao 
2682ee67178SXianjun Jiao 		default:
2692ee67178SXianjun Jiao 			printk("%s hw_init mode %d is wrong!\n", tx_intf_compatible_str, mode);
2702ee67178SXianjun Jiao 			err=1;
2712ee67178SXianjun Jiao 	}
2722ee67178SXianjun Jiao 
2732ee67178SXianjun Jiao 	if (mode!=TX_INTF_AXIS_LOOP_BACK) {
2742ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MISC_SEL_write(1<<1);// bit1: 0-connect dac to ADI dma; 1-connect dac to our intf
2752ee67178SXianjun Jiao 
2762ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MIXER_CFG_write(mixer_cfg);
2772ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0);
2782ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_write(duc_input_ch_sel);
2792ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_write(2);
280febc5adfSXianjun Jiao 		tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write( ((16*10)<<16)|(10*10) );//high 16bit 5GHz; low 16 bit 2.4GHz. counter speed 10MHz is assumed
2812ee67178SXianjun Jiao 
2822ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write(num_dma_symbol_to_pl);
2832ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write(num_dma_symbol_to_ps);
2842ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write(0);
285febc5adfSXianjun Jiao 		tx_intf_api->TX_INTF_REG_TX_HOLD_THRESHOLD_write(420);
286*838a9007SXianjun Jiao 		tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write(0x4F); //.src_sel0(slv_reg14[2:0]), .src_sel1(slv_reg14[6:4]), 0-s00_axis_tlast,1-ap_start,2-tx_start_from_acc,3-tx_end_from_acc,4-xpu signal
287*838a9007SXianjun Jiao 		tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write(0x3004F); //disable interrupt
288b73660adSXianjun Jiao 		tx_intf_api->TX_INTF_REG_BB_GAIN_write(100);
2892ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_ANT_SEL_write(ant_sel);
2902ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_write((1<<3)|(2<<4));
2912ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0x434);
2922ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_MULTI_RST_write(0);
2932ee67178SXianjun Jiao 	}
2942ee67178SXianjun Jiao 
2952ee67178SXianjun Jiao 	if (mode == TX_INTF_BYPASS) {
2962ee67178SXianjun Jiao 		tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write(0x100); //slv_reg10[8]
2972ee67178SXianjun Jiao 	}
2982ee67178SXianjun Jiao 
2992ee67178SXianjun Jiao 	printk("%s hw_init err %d\n", tx_intf_compatible_str, err);
3002ee67178SXianjun Jiao 	return(err);
3012ee67178SXianjun Jiao }
3022ee67178SXianjun Jiao 
3032ee67178SXianjun Jiao static int dev_probe(struct platform_device *pdev)
3042ee67178SXianjun Jiao {
3052ee67178SXianjun Jiao 	struct device_node *np = pdev->dev.of_node;
3062ee67178SXianjun Jiao 	struct resource *io;
3072ee67178SXianjun Jiao 	int err=1;
3082ee67178SXianjun Jiao 
3092ee67178SXianjun Jiao 	printk("\n");
3102ee67178SXianjun Jiao 
3112ee67178SXianjun Jiao 	if (np) {
3122ee67178SXianjun Jiao 		const struct of_device_id *match;
3132ee67178SXianjun Jiao 
3142ee67178SXianjun Jiao 		match = of_match_node(dev_of_ids, np);
3152ee67178SXianjun Jiao 		if (match) {
3162ee67178SXianjun Jiao 			printk("%s dev_probe match!\n", tx_intf_compatible_str);
3172ee67178SXianjun Jiao 			err = 0;
3182ee67178SXianjun Jiao 		}
3192ee67178SXianjun Jiao 	}
3202ee67178SXianjun Jiao 
3212ee67178SXianjun Jiao 	if (err)
3222ee67178SXianjun Jiao 		return err;
3232ee67178SXianjun Jiao 
3242ee67178SXianjun Jiao 	tx_intf_api->hw_init=hw_init;
3252ee67178SXianjun Jiao 
3262ee67178SXianjun Jiao 	tx_intf_api->reg_read=reg_read;
3272ee67178SXianjun Jiao 	tx_intf_api->reg_write=reg_write;
3282ee67178SXianjun Jiao 
3292ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MULTI_RST_read=TX_INTF_REG_MULTI_RST_read;
3302ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MIXER_CFG_read=TX_INTF_REG_MIXER_CFG_read;
3312ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_read=TX_INTF_REG_WIFI_TX_MODE_read;
3322ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_read=TX_INTF_REG_IQ_SRC_SEL_read;
3332ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CTS_TOSELF_CONFIG_read=TX_INTF_REG_CTS_TOSELF_CONFIG_read;
3342ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_read=TX_INTF_REG_START_TRANS_TO_PS_MODE_read;
3352ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read=TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read;
3362ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MISC_SEL_read=TX_INTF_REG_MISC_SEL_read;
3372ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read;
3382ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read;
3392ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_read=TX_INTF_REG_CFG_DATA_TO_ANT_read;
340*838a9007SXianjun Jiao 	tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_TH_read=TX_INTF_REG_S_AXIS_FIFO_TH_read;
341febc5adfSXianjun Jiao 	tx_intf_api->TX_INTF_REG_TX_HOLD_THRESHOLD_read=TX_INTF_REG_TX_HOLD_THRESHOLD_read;
3422ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_read=TX_INTF_REG_INTERRUPT_SEL_read;
3432ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_BB_GAIN_read=TX_INTF_REG_BB_GAIN_read;
3442ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_ANT_SEL_read=TX_INTF_REG_ANT_SEL_read;
345*838a9007SXianjun Jiao 	tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_read=TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_read;
3462ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_PKT_INFO_read=TX_INTF_REG_PKT_INFO_read;
3472ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read=TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read;
3482ee67178SXianjun Jiao 
3492ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MULTI_RST_write=TX_INTF_REG_MULTI_RST_write;
3502ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MIXER_CFG_write=TX_INTF_REG_MIXER_CFG_write;
3512ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_write=TX_INTF_REG_WIFI_TX_MODE_write;
3522ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_write=TX_INTF_REG_IQ_SRC_SEL_write;
3532ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CTS_TOSELF_CONFIG_write=TX_INTF_REG_CTS_TOSELF_CONFIG_write;
3542ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_write=TX_INTF_REG_START_TRANS_TO_PS_MODE_write;
3552ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write=TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write;
3562ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_MISC_SEL_write=TX_INTF_REG_MISC_SEL_write;
3572ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write;
3582ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write;
3592ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write=TX_INTF_REG_CFG_DATA_TO_ANT_write;
360*838a9007SXianjun Jiao 	tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_TH_write=TX_INTF_REG_S_AXIS_FIFO_TH_write;
361febc5adfSXianjun Jiao 	tx_intf_api->TX_INTF_REG_TX_HOLD_THRESHOLD_write=TX_INTF_REG_TX_HOLD_THRESHOLD_write;
3622ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write=TX_INTF_REG_INTERRUPT_SEL_write;
3632ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_BB_GAIN_write=TX_INTF_REG_BB_GAIN_write;
3642ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_ANT_SEL_write=TX_INTF_REG_ANT_SEL_write;
365*838a9007SXianjun Jiao 	tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_write=TX_INTF_REG_S_AXIS_FIFO_NO_ROOM_write;
3662ee67178SXianjun Jiao 	tx_intf_api->TX_INTF_REG_PKT_INFO_write=TX_INTF_REG_PKT_INFO_write;
3672ee67178SXianjun Jiao 
3682ee67178SXianjun Jiao 	/* Request and map I/O memory */
3692ee67178SXianjun Jiao 	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3702ee67178SXianjun Jiao 	base_addr = devm_ioremap_resource(&pdev->dev, io);
3712ee67178SXianjun Jiao 	if (IS_ERR(base_addr))
3722ee67178SXianjun Jiao 		return PTR_ERR(base_addr);
3732ee67178SXianjun Jiao 
374febc5adfSXianjun Jiao 	printk("%s dev_probe io start 0x%08llx end 0x%08llx name %s flags 0x%08x desc 0x%08x\n", tx_intf_compatible_str,io->start,io->end,io->name,(u32)io->flags,(u32)io->desc);
375febc5adfSXianjun Jiao 	printk("%s dev_probe base_addr 0x%p\n", tx_intf_compatible_str,(void*)base_addr);
376febc5adfSXianjun Jiao 	printk("%s dev_probe tx_intf_driver_api_inst 0x%p\n", tx_intf_compatible_str, (void*)(&tx_intf_driver_api_inst) );
377febc5adfSXianjun Jiao 	printk("%s dev_probe             tx_intf_api 0x%p\n", tx_intf_compatible_str, (void*)tx_intf_api);
3782ee67178SXianjun Jiao 
3792ee67178SXianjun Jiao 	printk("%s dev_probe succeed!\n", tx_intf_compatible_str);
3802ee67178SXianjun Jiao 
3812ee67178SXianjun Jiao 	//err = hw_init(TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1, 8, 8);
3822ee67178SXianjun Jiao 	//err = hw_init(TX_INTF_BYPASS, 8, 8);
3832ee67178SXianjun Jiao 	err = hw_init(TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1, 8, 8); // make sure dac is connected to original ad9361 dma
3842ee67178SXianjun Jiao 
3852ee67178SXianjun Jiao 	return err;
3862ee67178SXianjun Jiao }
3872ee67178SXianjun Jiao 
3882ee67178SXianjun Jiao static int dev_remove(struct platform_device *pdev)
3892ee67178SXianjun Jiao {
3902ee67178SXianjun Jiao 	printk("\n");
3912ee67178SXianjun Jiao 
392febc5adfSXianjun Jiao 	printk("%s dev_remove base_addr 0x%p\n", tx_intf_compatible_str,(void*)base_addr);
393febc5adfSXianjun Jiao 	printk("%s dev_remove tx_intf_driver_api_inst 0x%p\n", tx_intf_compatible_str, (void*)(&tx_intf_driver_api_inst) );
394febc5adfSXianjun Jiao 	printk("%s dev_remove             tx_intf_api 0x%p\n", tx_intf_compatible_str, (void*)tx_intf_api);
3952ee67178SXianjun Jiao 
3962ee67178SXianjun Jiao 	printk("%s dev_remove succeed!\n", tx_intf_compatible_str);
3972ee67178SXianjun Jiao 	return 0;
3982ee67178SXianjun Jiao }
3992ee67178SXianjun Jiao 
4002ee67178SXianjun Jiao static struct platform_driver dev_driver = {
4012ee67178SXianjun Jiao 	.driver = {
4022ee67178SXianjun Jiao 		.name = "sdr,tx_intf",
4032ee67178SXianjun Jiao 		.owner = THIS_MODULE,
4042ee67178SXianjun Jiao 		.of_match_table = dev_of_ids,
4052ee67178SXianjun Jiao 	},
4062ee67178SXianjun Jiao 	.probe = dev_probe,
4072ee67178SXianjun Jiao 	.remove = dev_remove,
4082ee67178SXianjun Jiao };
4092ee67178SXianjun Jiao 
4102ee67178SXianjun Jiao module_platform_driver(dev_driver);
4112ee67178SXianjun Jiao 
4122ee67178SXianjun Jiao MODULE_AUTHOR("Xianjun Jiao");
4132ee67178SXianjun Jiao MODULE_DESCRIPTION("sdr,tx_intf");
4142ee67178SXianjun Jiao MODULE_LICENSE("GPL v2");
415