1*2ee67178SXianjun Jiao /* 2*2ee67178SXianjun Jiao * axi lite register access driver 3*2ee67178SXianjun Jiao * Xianjun jiao. [email protected]; [email protected] 4*2ee67178SXianjun Jiao */ 5*2ee67178SXianjun Jiao 6*2ee67178SXianjun Jiao #include <linux/bitops.h> 7*2ee67178SXianjun Jiao #include <linux/dmapool.h> 8*2ee67178SXianjun Jiao #include <linux/dma/xilinx_dma.h> 9*2ee67178SXianjun Jiao #include <linux/init.h> 10*2ee67178SXianjun Jiao #include <linux/interrupt.h> 11*2ee67178SXianjun Jiao #include <linux/io.h> 12*2ee67178SXianjun Jiao #include <linux/iopoll.h> 13*2ee67178SXianjun Jiao #include <linux/module.h> 14*2ee67178SXianjun Jiao #include <linux/of_address.h> 15*2ee67178SXianjun Jiao #include <linux/of_dma.h> 16*2ee67178SXianjun Jiao #include <linux/of_platform.h> 17*2ee67178SXianjun Jiao #include <linux/of_irq.h> 18*2ee67178SXianjun Jiao #include <linux/slab.h> 19*2ee67178SXianjun Jiao #include <linux/clk.h> 20*2ee67178SXianjun Jiao #include <linux/io-64-nonatomic-lo-hi.h> 21*2ee67178SXianjun Jiao 22*2ee67178SXianjun Jiao #include "../hw_def.h" 23*2ee67178SXianjun Jiao 24*2ee67178SXianjun Jiao static void __iomem *base_addr; // to store driver specific base address needed for mmu to translate virtual address to physical address in our FPGA design 25*2ee67178SXianjun Jiao 26*2ee67178SXianjun Jiao /* IO accessors */ 27*2ee67178SXianjun Jiao static inline u32 reg_read(u32 reg) 28*2ee67178SXianjun Jiao { 29*2ee67178SXianjun Jiao return ioread32(base_addr + reg); 30*2ee67178SXianjun Jiao } 31*2ee67178SXianjun Jiao 32*2ee67178SXianjun Jiao static inline void reg_write(u32 reg, u32 value) 33*2ee67178SXianjun Jiao { 34*2ee67178SXianjun Jiao iowrite32(value, base_addr + reg); 35*2ee67178SXianjun Jiao } 36*2ee67178SXianjun Jiao 37*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MULTI_RST_read(void){ 38*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_MULTI_RST_ADDR); 39*2ee67178SXianjun Jiao } 40*2ee67178SXianjun Jiao 41*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MIXER_CFG_read(void){ 42*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_MIXER_CFG_ADDR); 43*2ee67178SXianjun Jiao } 44*2ee67178SXianjun Jiao 45*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_WIFI_TX_MODE_read(void){ 46*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_WIFI_TX_MODE_ADDR); 47*2ee67178SXianjun Jiao } 48*2ee67178SXianjun Jiao 49*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_IQ_SRC_SEL_read(void){ 50*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_IQ_SRC_SEL_ADDR); 51*2ee67178SXianjun Jiao } 52*2ee67178SXianjun Jiao 53*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CTS_TOSELF_CONFIG_read(void){ 54*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_CTS_TOSELF_CONFIG_ADDR); 55*2ee67178SXianjun Jiao } 56*2ee67178SXianjun Jiao 57*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_START_TRANS_TO_PS_MODE_read(void){ 58*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR); 59*2ee67178SXianjun Jiao } 60*2ee67178SXianjun Jiao 61*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read(void){ 62*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_ADDR); 63*2ee67178SXianjun Jiao } 64*2ee67178SXianjun Jiao 65*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_MISC_SEL_read(void){ 66*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_MISC_SEL_ADDR); 67*2ee67178SXianjun Jiao } 68*2ee67178SXianjun Jiao 69*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read(void){ 70*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR); 71*2ee67178SXianjun Jiao } 72*2ee67178SXianjun Jiao 73*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read(void){ 74*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR); 75*2ee67178SXianjun Jiao } 76*2ee67178SXianjun Jiao 77*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_CFG_DATA_TO_ANT_read(void){ 78*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_CFG_DATA_TO_ANT_ADDR); 79*2ee67178SXianjun Jiao } 80*2ee67178SXianjun Jiao 81*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_INTERRUPT_SEL_read(void){ 82*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_INTERRUPT_SEL_ADDR); 83*2ee67178SXianjun Jiao } 84*2ee67178SXianjun Jiao 85*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_BB_GAIN_read(void){ 86*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_BB_GAIN_ADDR); 87*2ee67178SXianjun Jiao } 88*2ee67178SXianjun Jiao 89*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_ANT_SEL_read(void){ 90*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_ANT_SEL_ADDR); 91*2ee67178SXianjun Jiao } 92*2ee67178SXianjun Jiao 93*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_read(void){ 94*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_ADDR); 95*2ee67178SXianjun Jiao } 96*2ee67178SXianjun Jiao 97*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_PKT_INFO_read(void){ 98*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_PKT_INFO_ADDR); 99*2ee67178SXianjun Jiao } 100*2ee67178SXianjun Jiao 101*2ee67178SXianjun Jiao static inline u32 TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read(void){ 102*2ee67178SXianjun Jiao return reg_read(TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_ADDR); 103*2ee67178SXianjun Jiao } 104*2ee67178SXianjun Jiao 105*2ee67178SXianjun Jiao //-------------------------------------------------------- 106*2ee67178SXianjun Jiao 107*2ee67178SXianjun Jiao static inline void TX_INTF_REG_MULTI_RST_write(u32 value){ 108*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_MULTI_RST_ADDR, value); 109*2ee67178SXianjun Jiao } 110*2ee67178SXianjun Jiao 111*2ee67178SXianjun Jiao static inline void TX_INTF_REG_MIXER_CFG_write(u32 value){ 112*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_MIXER_CFG_ADDR, value); 113*2ee67178SXianjun Jiao } 114*2ee67178SXianjun Jiao 115*2ee67178SXianjun Jiao static inline void TX_INTF_REG_WIFI_TX_MODE_write(u32 value){ 116*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_WIFI_TX_MODE_ADDR, value); 117*2ee67178SXianjun Jiao } 118*2ee67178SXianjun Jiao 119*2ee67178SXianjun Jiao static inline void TX_INTF_REG_IQ_SRC_SEL_write(u32 value){ 120*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_IQ_SRC_SEL_ADDR, value); 121*2ee67178SXianjun Jiao } 122*2ee67178SXianjun Jiao 123*2ee67178SXianjun Jiao static inline void TX_INTF_REG_CTS_TOSELF_CONFIG_write(u32 value){ 124*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_CTS_TOSELF_CONFIG_ADDR, value); 125*2ee67178SXianjun Jiao } 126*2ee67178SXianjun Jiao 127*2ee67178SXianjun Jiao static inline void TX_INTF_REG_START_TRANS_TO_PS_MODE_write(u32 value){ 128*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_START_TRANS_TO_PS_MODE_ADDR, value); 129*2ee67178SXianjun Jiao } 130*2ee67178SXianjun Jiao 131*2ee67178SXianjun Jiao static inline void TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write(u32 value){ 132*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_ADDR, value); 133*2ee67178SXianjun Jiao } 134*2ee67178SXianjun Jiao 135*2ee67178SXianjun Jiao static inline void TX_INTF_REG_MISC_SEL_write(u32 value){ 136*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_MISC_SEL_ADDR, value); 137*2ee67178SXianjun Jiao } 138*2ee67178SXianjun Jiao 139*2ee67178SXianjun Jiao static inline void TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write(u32 value){ 140*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_ADDR, value); 141*2ee67178SXianjun Jiao } 142*2ee67178SXianjun Jiao 143*2ee67178SXianjun Jiao static inline void TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write(u32 value){ 144*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_ADDR, value); 145*2ee67178SXianjun Jiao } 146*2ee67178SXianjun Jiao 147*2ee67178SXianjun Jiao static inline void TX_INTF_REG_CFG_DATA_TO_ANT_write(u32 value){ 148*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_CFG_DATA_TO_ANT_ADDR, value); 149*2ee67178SXianjun Jiao } 150*2ee67178SXianjun Jiao 151*2ee67178SXianjun Jiao static inline void TX_INTF_REG_INTERRUPT_SEL_write(u32 value){ 152*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_INTERRUPT_SEL_ADDR, value); 153*2ee67178SXianjun Jiao } 154*2ee67178SXianjun Jiao 155*2ee67178SXianjun Jiao static inline void TX_INTF_REG_BB_GAIN_write(u32 value){ 156*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_BB_GAIN_ADDR, value); 157*2ee67178SXianjun Jiao } 158*2ee67178SXianjun Jiao 159*2ee67178SXianjun Jiao static inline void TX_INTF_REG_ANT_SEL_write(u32 value){ 160*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_ANT_SEL_ADDR, value); 161*2ee67178SXianjun Jiao } 162*2ee67178SXianjun Jiao 163*2ee67178SXianjun Jiao static inline void TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_write(u32 value){ 164*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_ADDR, value); 165*2ee67178SXianjun Jiao } 166*2ee67178SXianjun Jiao 167*2ee67178SXianjun Jiao static inline void TX_INTF_REG_PKT_INFO_write(u32 value){ 168*2ee67178SXianjun Jiao reg_write(TX_INTF_REG_PKT_INFO_ADDR,value); 169*2ee67178SXianjun Jiao } 170*2ee67178SXianjun Jiao 171*2ee67178SXianjun Jiao static const struct of_device_id dev_of_ids[] = { 172*2ee67178SXianjun Jiao { .compatible = "sdr,tx_intf", }, 173*2ee67178SXianjun Jiao {} 174*2ee67178SXianjun Jiao }; 175*2ee67178SXianjun Jiao MODULE_DEVICE_TABLE(of, dev_of_ids); 176*2ee67178SXianjun Jiao 177*2ee67178SXianjun Jiao static struct tx_intf_driver_api tx_intf_driver_api_inst; 178*2ee67178SXianjun Jiao static struct tx_intf_driver_api *tx_intf_api = &tx_intf_driver_api_inst; 179*2ee67178SXianjun Jiao EXPORT_SYMBOL(tx_intf_api); 180*2ee67178SXianjun Jiao 181*2ee67178SXianjun Jiao static inline u32 hw_init(enum tx_intf_mode mode, u32 num_dma_symbol_to_pl, u32 num_dma_symbol_to_ps){ 182*2ee67178SXianjun Jiao int err=0; 183*2ee67178SXianjun Jiao u32 reg_val, mixer_cfg=0, duc_input_ch_sel = 0, ant_sel=0; 184*2ee67178SXianjun Jiao 185*2ee67178SXianjun Jiao printk("%s hw_init mode %d\n", tx_intf_compatible_str, mode); 186*2ee67178SXianjun Jiao 187*2ee67178SXianjun Jiao //rst duc internal module 188*2ee67178SXianjun Jiao for (reg_val=0;reg_val<32;reg_val++) 189*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write(0xFFFFFFFF); 190*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write(0); 191*2ee67178SXianjun Jiao 192*2ee67178SXianjun Jiao switch(mode) 193*2ee67178SXianjun Jiao { 194*2ee67178SXianjun Jiao case TX_INTF_AXIS_LOOP_BACK: 195*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MISC_SEL_write(0<<1);// bit1: 0-connect dac to ADI dma; 1-connect dac to our intf 196*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_AXIS_LOOP_BACK\n", tx_intf_compatible_str); 197*2ee67178SXianjun Jiao break; 198*2ee67178SXianjun Jiao 199*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_0MHZ_ANT0: 200*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_0MHZ_ANT0\n", tx_intf_compatible_str); 201*2ee67178SXianjun Jiao mixer_cfg = 0x2001F400; 202*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 203*2ee67178SXianjun Jiao ant_sel=1; 204*2ee67178SXianjun Jiao break; 205*2ee67178SXianjun Jiao 206*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0: 207*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT0\n", tx_intf_compatible_str); 208*2ee67178SXianjun Jiao mixer_cfg = 0x2001F602; 209*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 210*2ee67178SXianjun Jiao ant_sel=1; 211*2ee67178SXianjun Jiao break; 212*2ee67178SXianjun Jiao 213*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0: 214*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT0\n", tx_intf_compatible_str); 215*2ee67178SXianjun Jiao mixer_cfg = 0x200202F6; 216*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 217*2ee67178SXianjun Jiao ant_sel=1; 218*2ee67178SXianjun Jiao break; 219*2ee67178SXianjun Jiao 220*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_0MHZ_ANT1: 221*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_0MHZ_ANT1\n", tx_intf_compatible_str); 222*2ee67178SXianjun Jiao mixer_cfg = 0x2001F400; 223*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 224*2ee67178SXianjun Jiao ant_sel=2; 225*2ee67178SXianjun Jiao break; 226*2ee67178SXianjun Jiao 227*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1: 228*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1\n", tx_intf_compatible_str); 229*2ee67178SXianjun Jiao mixer_cfg = 0x2001F602; 230*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 231*2ee67178SXianjun Jiao ant_sel=2; 232*2ee67178SXianjun Jiao break; 233*2ee67178SXianjun Jiao 234*2ee67178SXianjun Jiao case TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1: 235*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1\n", tx_intf_compatible_str); 236*2ee67178SXianjun Jiao mixer_cfg = 0x200202F6; 237*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 238*2ee67178SXianjun Jiao ant_sel=2; 239*2ee67178SXianjun Jiao break; 240*2ee67178SXianjun Jiao 241*2ee67178SXianjun Jiao case TX_INTF_BYPASS: 242*2ee67178SXianjun Jiao printk("%s hw_init mode TX_INTF_BYPASS\n", tx_intf_compatible_str); 243*2ee67178SXianjun Jiao mixer_cfg = 0x200202F6; 244*2ee67178SXianjun Jiao duc_input_ch_sel = 0; 245*2ee67178SXianjun Jiao ant_sel=2; 246*2ee67178SXianjun Jiao break; 247*2ee67178SXianjun Jiao 248*2ee67178SXianjun Jiao default: 249*2ee67178SXianjun Jiao printk("%s hw_init mode %d is wrong!\n", tx_intf_compatible_str, mode); 250*2ee67178SXianjun Jiao err=1; 251*2ee67178SXianjun Jiao } 252*2ee67178SXianjun Jiao 253*2ee67178SXianjun Jiao if (mode!=TX_INTF_AXIS_LOOP_BACK) { 254*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MISC_SEL_write(1<<1);// bit1: 0-connect dac to ADI dma; 1-connect dac to our intf 255*2ee67178SXianjun Jiao 256*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MIXER_CFG_write(mixer_cfg); 257*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write(0); 258*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_write(duc_input_ch_sel); 259*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_write(2); 260*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write( ((16*200)<<16)|(10*200) );//high 16bit 5GHz; low 16 bit 2.4GHz 261*2ee67178SXianjun Jiao 262*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write(num_dma_symbol_to_pl); 263*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write(num_dma_symbol_to_ps); 264*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write(0); 265*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write(0x40); //.src_sel0(slv_reg14[2:0]), .src_sel1(slv_reg14[6:4]), 0-s00_axis_tlast,1-ap_start,2-tx_start_from_acc,3-tx_end_from_acc,4-xpu signal 266*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write(0x30040); //disable interrupt 267*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_BB_GAIN_write(237); 268*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_ANT_SEL_write(ant_sel); 269*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_write((1<<3)|(2<<4)); 270*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write(0x434); 271*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write(0); 272*2ee67178SXianjun Jiao } 273*2ee67178SXianjun Jiao 274*2ee67178SXianjun Jiao if (mode == TX_INTF_BYPASS) { 275*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write(0x100); //slv_reg10[8] 276*2ee67178SXianjun Jiao } 277*2ee67178SXianjun Jiao 278*2ee67178SXianjun Jiao printk("%s hw_init err %d\n", tx_intf_compatible_str, err); 279*2ee67178SXianjun Jiao return(err); 280*2ee67178SXianjun Jiao } 281*2ee67178SXianjun Jiao 282*2ee67178SXianjun Jiao static int dev_probe(struct platform_device *pdev) 283*2ee67178SXianjun Jiao { 284*2ee67178SXianjun Jiao struct device_node *np = pdev->dev.of_node; 285*2ee67178SXianjun Jiao struct resource *io; 286*2ee67178SXianjun Jiao int err=1; 287*2ee67178SXianjun Jiao 288*2ee67178SXianjun Jiao printk("\n"); 289*2ee67178SXianjun Jiao 290*2ee67178SXianjun Jiao if (np) { 291*2ee67178SXianjun Jiao const struct of_device_id *match; 292*2ee67178SXianjun Jiao 293*2ee67178SXianjun Jiao match = of_match_node(dev_of_ids, np); 294*2ee67178SXianjun Jiao if (match) { 295*2ee67178SXianjun Jiao printk("%s dev_probe match!\n", tx_intf_compatible_str); 296*2ee67178SXianjun Jiao err = 0; 297*2ee67178SXianjun Jiao } 298*2ee67178SXianjun Jiao } 299*2ee67178SXianjun Jiao 300*2ee67178SXianjun Jiao if (err) 301*2ee67178SXianjun Jiao return err; 302*2ee67178SXianjun Jiao 303*2ee67178SXianjun Jiao tx_intf_api->hw_init=hw_init; 304*2ee67178SXianjun Jiao 305*2ee67178SXianjun Jiao tx_intf_api->reg_read=reg_read; 306*2ee67178SXianjun Jiao tx_intf_api->reg_write=reg_write; 307*2ee67178SXianjun Jiao 308*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_read=TX_INTF_REG_MULTI_RST_read; 309*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MIXER_CFG_read=TX_INTF_REG_MIXER_CFG_read; 310*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_read=TX_INTF_REG_WIFI_TX_MODE_read; 311*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_read=TX_INTF_REG_IQ_SRC_SEL_read; 312*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CTS_TOSELF_CONFIG_read=TX_INTF_REG_CTS_TOSELF_CONFIG_read; 313*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_read=TX_INTF_REG_START_TRANS_TO_PS_MODE_read; 314*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read=TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_read; 315*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MISC_SEL_read=TX_INTF_REG_MISC_SEL_read; 316*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_read; 317*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_read; 318*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_read=TX_INTF_REG_CFG_DATA_TO_ANT_read; 319*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_read=TX_INTF_REG_INTERRUPT_SEL_read; 320*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_BB_GAIN_read=TX_INTF_REG_BB_GAIN_read; 321*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_ANT_SEL_read=TX_INTF_REG_ANT_SEL_read; 322*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_read=TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_read; 323*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_PKT_INFO_read=TX_INTF_REG_PKT_INFO_read; 324*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read=TX_INTF_REG_QUEUE_FIFO_DATA_COUNT_read; 325*2ee67178SXianjun Jiao 326*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MULTI_RST_write=TX_INTF_REG_MULTI_RST_write; 327*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MIXER_CFG_write=TX_INTF_REG_MIXER_CFG_write; 328*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_WIFI_TX_MODE_write=TX_INTF_REG_WIFI_TX_MODE_write; 329*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_IQ_SRC_SEL_write=TX_INTF_REG_IQ_SRC_SEL_write; 330*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CTS_TOSELF_CONFIG_write=TX_INTF_REG_CTS_TOSELF_CONFIG_write; 331*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_START_TRANS_TO_PS_MODE_write=TX_INTF_REG_START_TRANS_TO_PS_MODE_write; 332*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write=TX_INTF_REG_CTS_TOSELF_WAIT_SIFS_TOP_write; 333*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_MISC_SEL_write=TX_INTF_REG_MISC_SEL_write; 334*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PL_write; 335*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write=TX_INTF_REG_NUM_DMA_SYMBOL_TO_PS_write; 336*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_CFG_DATA_TO_ANT_write=TX_INTF_REG_CFG_DATA_TO_ANT_write; 337*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_INTERRUPT_SEL_write=TX_INTF_REG_INTERRUPT_SEL_write; 338*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_BB_GAIN_write=TX_INTF_REG_BB_GAIN_write; 339*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_ANT_SEL_write=TX_INTF_REG_ANT_SEL_write; 340*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_write=TX_INTF_REG_S_AXIS_FIFO_DATA_COUNT_write; 341*2ee67178SXianjun Jiao tx_intf_api->TX_INTF_REG_PKT_INFO_write=TX_INTF_REG_PKT_INFO_write; 342*2ee67178SXianjun Jiao 343*2ee67178SXianjun Jiao /* Request and map I/O memory */ 344*2ee67178SXianjun Jiao io = platform_get_resource(pdev, IORESOURCE_MEM, 0); 345*2ee67178SXianjun Jiao base_addr = devm_ioremap_resource(&pdev->dev, io); 346*2ee67178SXianjun Jiao if (IS_ERR(base_addr)) 347*2ee67178SXianjun Jiao return PTR_ERR(base_addr); 348*2ee67178SXianjun Jiao 349*2ee67178SXianjun Jiao printk("%s dev_probe io start 0x%08x end 0x%08x name %s flags 0x%08x desc 0x%08x\n", tx_intf_compatible_str,io->start,io->end,io->name,(u32)io->flags,(u32)io->desc); 350*2ee67178SXianjun Jiao printk("%s dev_probe base_addr 0x%08x\n", tx_intf_compatible_str,(u32)base_addr); 351*2ee67178SXianjun Jiao printk("%s dev_probe tx_intf_driver_api_inst 0x%08x\n", tx_intf_compatible_str, (u32)(&tx_intf_driver_api_inst) ); 352*2ee67178SXianjun Jiao printk("%s dev_probe tx_intf_api 0x%08x\n", tx_intf_compatible_str, (u32)tx_intf_api); 353*2ee67178SXianjun Jiao 354*2ee67178SXianjun Jiao printk("%s dev_probe succeed!\n", tx_intf_compatible_str); 355*2ee67178SXianjun Jiao 356*2ee67178SXianjun Jiao //err = hw_init(TX_INTF_BW_20MHZ_AT_P_10MHZ_ANT1, 8, 8); 357*2ee67178SXianjun Jiao //err = hw_init(TX_INTF_BYPASS, 8, 8); 358*2ee67178SXianjun Jiao err = hw_init(TX_INTF_BW_20MHZ_AT_N_10MHZ_ANT1, 8, 8); // make sure dac is connected to original ad9361 dma 359*2ee67178SXianjun Jiao 360*2ee67178SXianjun Jiao return err; 361*2ee67178SXianjun Jiao } 362*2ee67178SXianjun Jiao 363*2ee67178SXianjun Jiao static int dev_remove(struct platform_device *pdev) 364*2ee67178SXianjun Jiao { 365*2ee67178SXianjun Jiao printk("\n"); 366*2ee67178SXianjun Jiao 367*2ee67178SXianjun Jiao printk("%s dev_remove base_addr 0x%08x\n", tx_intf_compatible_str,(u32)base_addr); 368*2ee67178SXianjun Jiao printk("%s dev_remove tx_intf_driver_api_inst 0x%08x\n", tx_intf_compatible_str, (u32)(&tx_intf_driver_api_inst) ); 369*2ee67178SXianjun Jiao printk("%s dev_remove tx_intf_api 0x%08x\n", tx_intf_compatible_str, (u32)tx_intf_api); 370*2ee67178SXianjun Jiao 371*2ee67178SXianjun Jiao printk("%s dev_remove succeed!\n", tx_intf_compatible_str); 372*2ee67178SXianjun Jiao return 0; 373*2ee67178SXianjun Jiao } 374*2ee67178SXianjun Jiao 375*2ee67178SXianjun Jiao static struct platform_driver dev_driver = { 376*2ee67178SXianjun Jiao .driver = { 377*2ee67178SXianjun Jiao .name = "sdr,tx_intf", 378*2ee67178SXianjun Jiao .owner = THIS_MODULE, 379*2ee67178SXianjun Jiao .of_match_table = dev_of_ids, 380*2ee67178SXianjun Jiao }, 381*2ee67178SXianjun Jiao .probe = dev_probe, 382*2ee67178SXianjun Jiao .remove = dev_remove, 383*2ee67178SXianjun Jiao }; 384*2ee67178SXianjun Jiao 385*2ee67178SXianjun Jiao module_platform_driver(dev_driver); 386*2ee67178SXianjun Jiao 387*2ee67178SXianjun Jiao MODULE_AUTHOR("Xianjun Jiao"); 388*2ee67178SXianjun Jiao MODULE_DESCRIPTION("sdr,tx_intf"); 389*2ee67178SXianjun Jiao MODULE_LICENSE("GPL v2"); 390