1*10465441SEvalZero #ifndef __ASM_PPC_PROCESSOR_H
2*10465441SEvalZero #define __ASM_PPC_PROCESSOR_H
3*10465441SEvalZero
4*10465441SEvalZero /*
5*10465441SEvalZero * Default implementation of macro that returns current
6*10465441SEvalZero * instruction pointer ("program counter").
7*10465441SEvalZero */
8*10465441SEvalZero #define current_text_addr() ({ __label__ _l; _l: &&_l;})
9*10465441SEvalZero
10*10465441SEvalZero #include <config.h>
11*10465441SEvalZero
12*10465441SEvalZero #include <asm/ptrace.h>
13*10465441SEvalZero #include <asm/types.h>
14*10465441SEvalZero
15*10465441SEvalZero /* Machine State Register (MSR) Fields */
16*10465441SEvalZero
17*10465441SEvalZero #ifdef CONFIG_PPC64BRIDGE
18*10465441SEvalZero #define MSR_SF (1<<63)
19*10465441SEvalZero #define MSR_ISF (1<<61)
20*10465441SEvalZero #endif /* CONFIG_PPC64BRIDGE */
21*10465441SEvalZero #define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
22*10465441SEvalZero #define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
23*10465441SEvalZero #define MSR_SPE (1<<25) /* Enable SPE(e500) */
24*10465441SEvalZero #define MSR_POW (1<<18) /* Enable Power Management */
25*10465441SEvalZero #define MSR_WE (1<<18) /* Wait State Enable */
26*10465441SEvalZero #define MSR_TGPR (1<<17) /* TLB Update registers in use */
27*10465441SEvalZero #define MSR_CE (1<<17) /* Critical Interrupt Enable */
28*10465441SEvalZero #define MSR_ILE (1<<16) /* Interrupt Little Endian */
29*10465441SEvalZero #define MSR_EE (1<<15) /* External Interrupt Enable */
30*10465441SEvalZero #define MSR_PR (1<<14) /* Problem State / Privilege Level */
31*10465441SEvalZero #define MSR_FP (1<<13) /* Floating Point enable */
32*10465441SEvalZero #define MSR_ME (1<<12) /* Machine Check Enable */
33*10465441SEvalZero #define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
34*10465441SEvalZero #define MSR_SE (1<<10) /* Single Step */
35*10465441SEvalZero #define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
36*10465441SEvalZero #define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
37*10465441SEvalZero #define MSR_BE (1<<9) /* Branch Trace */
38*10465441SEvalZero #define MSR_DE (1<<9) /* Debug Exception Enable */
39*10465441SEvalZero #define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
40*10465441SEvalZero #define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
41*10465441SEvalZero #define MSR_IR (1<<5) /* Instruction Relocate */
42*10465441SEvalZero #define MSR_IS (1<<5) /* Book E Instruction space */
43*10465441SEvalZero #define MSR_DR (1<<4) /* Data Relocate */
44*10465441SEvalZero #define MSR_DS (1<<4) /* Book E Data space */
45*10465441SEvalZero #define MSR_PE (1<<3) /* Protection Enable */
46*10465441SEvalZero #define MSR_PX (1<<2) /* Protection Exclusive Mode */
47*10465441SEvalZero #define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
48*10465441SEvalZero #define MSR_RI (1<<1) /* Recoverable Exception */
49*10465441SEvalZero #define MSR_LE (1<<0) /* Little Endian */
50*10465441SEvalZero
51*10465441SEvalZero #ifdef CONFIG_APUS_FAST_EXCEPT
52*10465441SEvalZero #define MSR_ MSR_ME|MSR_IP|MSR_RI
53*10465441SEvalZero #else
54*10465441SEvalZero #define MSR_ MSR_ME|MSR_RI
55*10465441SEvalZero #endif
56*10465441SEvalZero
57*10465441SEvalZero #ifndef CONFIG_E500
58*10465441SEvalZero #define MSR_KERNEL MSR_|MSR_IR|MSR_DR
59*10465441SEvalZero #else
60*10465441SEvalZero #define MSR_KERNEL MSR_ME
61*10465441SEvalZero #endif
62*10465441SEvalZero
63*10465441SEvalZero /* Floating Point Status and Control Register (FPSCR) Fields */
64*10465441SEvalZero
65*10465441SEvalZero #define FPSCR_FX 0x80000000 /* FPU exception summary */
66*10465441SEvalZero #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
67*10465441SEvalZero #define FPSCR_VX 0x20000000 /* Invalid operation summary */
68*10465441SEvalZero #define FPSCR_OX 0x10000000 /* Overflow exception summary */
69*10465441SEvalZero #define FPSCR_UX 0x08000000 /* Underflow exception summary */
70*10465441SEvalZero #define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
71*10465441SEvalZero #define FPSCR_XX 0x02000000 /* Inexact exception summary */
72*10465441SEvalZero #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
73*10465441SEvalZero #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
74*10465441SEvalZero #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
75*10465441SEvalZero #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
76*10465441SEvalZero #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
77*10465441SEvalZero #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
78*10465441SEvalZero #define FPSCR_FR 0x00040000 /* Fraction rounded */
79*10465441SEvalZero #define FPSCR_FI 0x00020000 /* Fraction inexact */
80*10465441SEvalZero #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
81*10465441SEvalZero #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
82*10465441SEvalZero #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
83*10465441SEvalZero #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
84*10465441SEvalZero #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
85*10465441SEvalZero #define FPSCR_VE 0x00000080 /* Invalid op exception enable */
86*10465441SEvalZero #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
87*10465441SEvalZero #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
88*10465441SEvalZero #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
89*10465441SEvalZero #define FPSCR_XE 0x00000008 /* FP inexact exception enable */
90*10465441SEvalZero #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
91*10465441SEvalZero #define FPSCR_RN 0x00000003 /* FPU rounding control */
92*10465441SEvalZero
93*10465441SEvalZero /* Special Purpose Registers (SPRNs)*/
94*10465441SEvalZero
95*10465441SEvalZero /* PPC440 Architecture is BOOK-E */
96*10465441SEvalZero #ifdef CONFIG_440
97*10465441SEvalZero #define CONFIG_BOOKE
98*10465441SEvalZero #endif
99*10465441SEvalZero
100*10465441SEvalZero #define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
101*10465441SEvalZero #ifdef CONFIG_BOOKE
102*10465441SEvalZero #define SPRN_CCR1 0x378 /* Core Configuration Register for 440 only */
103*10465441SEvalZero #endif
104*10465441SEvalZero #define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
105*10465441SEvalZero #define SPRN_CTR 0x009 /* Count Register */
106*10465441SEvalZero #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
107*10465441SEvalZero #ifndef CONFIG_BOOKE
108*10465441SEvalZero #define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
109*10465441SEvalZero #define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
110*10465441SEvalZero #else
111*10465441SEvalZero #define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
112*10465441SEvalZero #define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
113*10465441SEvalZero #endif /* CONFIG_BOOKE */
114*10465441SEvalZero #define SPRN_DAR 0x013 /* Data Address Register */
115*10465441SEvalZero #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
116*10465441SEvalZero #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
117*10465441SEvalZero #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
118*10465441SEvalZero #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
119*10465441SEvalZero #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
120*10465441SEvalZero #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
121*10465441SEvalZero #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
122*10465441SEvalZero #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
123*10465441SEvalZero #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
124*10465441SEvalZero #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
125*10465441SEvalZero #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
126*10465441SEvalZero #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
127*10465441SEvalZero #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
128*10465441SEvalZero #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
129*10465441SEvalZero #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
130*10465441SEvalZero #define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
131*10465441SEvalZero #define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
132*10465441SEvalZero #define DBCR_EDM 0x80000000
133*10465441SEvalZero #define DBCR_IDM 0x40000000
134*10465441SEvalZero #define DBCR_RST(x) (((x) & 0x3) << 28)
135*10465441SEvalZero #define DBCR_RST_NONE 0
136*10465441SEvalZero #define DBCR_RST_CORE 1
137*10465441SEvalZero #define DBCR_RST_CHIP 2
138*10465441SEvalZero #define DBCR_RST_SYSTEM 3
139*10465441SEvalZero #define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
140*10465441SEvalZero #define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
141*10465441SEvalZero #define DBCR_EDE 0x02000000 /* Exception Debug Event */
142*10465441SEvalZero #define DBCR_TDE 0x01000000 /* TRAP Debug Event */
143*10465441SEvalZero #define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
144*10465441SEvalZero #define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
145*10465441SEvalZero #define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
146*10465441SEvalZero #define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
147*10465441SEvalZero #define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
148*10465441SEvalZero #define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
149*10465441SEvalZero #define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
150*10465441SEvalZero #define DAC_BYTE 0
151*10465441SEvalZero #define DAC_HALF 1
152*10465441SEvalZero #define DAC_WORD 2
153*10465441SEvalZero #define DAC_QUAD 3
154*10465441SEvalZero #define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
155*10465441SEvalZero #define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
156*10465441SEvalZero #define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
157*10465441SEvalZero #define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
158*10465441SEvalZero #define DBCR_SED 0x00000020 /* Second Exception Debug Event */
159*10465441SEvalZero #define DBCR_STD 0x00000010 /* Second Trap Debug Event */
160*10465441SEvalZero #define DBCR_SIA 0x00000008 /* Second IAC Enable */
161*10465441SEvalZero #define DBCR_SDA 0x00000004 /* Second DAC Enable */
162*10465441SEvalZero #define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
163*10465441SEvalZero #define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
164*10465441SEvalZero #ifndef CONFIG_BOOKE
165*10465441SEvalZero #define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
166*10465441SEvalZero #else
167*10465441SEvalZero #define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
168*10465441SEvalZero #endif /* CONFIG_BOOKE */
169*10465441SEvalZero #ifndef CONFIG_BOOKE
170*10465441SEvalZero #define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
171*10465441SEvalZero #define SPRN_DBSR 0x3F0 /* Debug Status Register */
172*10465441SEvalZero #else
173*10465441SEvalZero #define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
174*10465441SEvalZero #ifdef CONFIG_BOOKE
175*10465441SEvalZero #define SPRN_DBDR 0x3f3 /* Debug Data Register */
176*10465441SEvalZero #endif
177*10465441SEvalZero #define SPRN_DBSR 0x130 /* Book E Debug Status Register */
178*10465441SEvalZero #define DBSR_IC 0x08000000 /* Book E Instruction Completion */
179*10465441SEvalZero #define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
180*10465441SEvalZero #endif /* CONFIG_BOOKE */
181*10465441SEvalZero #define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
182*10465441SEvalZero #define DCCR_NOCACHE 0 /* Noncacheable */
183*10465441SEvalZero #define DCCR_CACHE 1 /* Cacheable */
184*10465441SEvalZero #ifndef CONFIG_BOOKE
185*10465441SEvalZero #define SPRN_DCDBTRL 0x39c /* Data Cache Debug Tag Register Low */
186*10465441SEvalZero #define SPRN_DCDBTRH 0x39d /* Data Cache Debug Tag Register High */
187*10465441SEvalZero #endif
188*10465441SEvalZero #define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
189*10465441SEvalZero #define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
190*10465441SEvalZero #define DCWR_COPY 0 /* Copy-back */
191*10465441SEvalZero #define DCWR_WRITE 1 /* Write-through */
192*10465441SEvalZero #ifndef CONFIG_BOOKE
193*10465441SEvalZero #define SPRN_DEAR 0x3D5 /* Data Error Address Register */
194*10465441SEvalZero #else
195*10465441SEvalZero #define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
196*10465441SEvalZero #endif /* CONFIG_BOOKE */
197*10465441SEvalZero #define SPRN_DEC 0x016 /* Decrement Register */
198*10465441SEvalZero #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
199*10465441SEvalZero #ifdef CONFIG_BOOKE
200*10465441SEvalZero #define SPRN_DNV0 0x390 /* Data Cache Normal Victim 0 */
201*10465441SEvalZero #define SPRN_DNV1 0x391 /* Data Cache Normal Victim 1 */
202*10465441SEvalZero #define SPRN_DNV2 0x392 /* Data Cache Normal Victim 2 */
203*10465441SEvalZero #define SPRN_DNV3 0x393 /* Data Cache Normal Victim 3 */
204*10465441SEvalZero #endif
205*10465441SEvalZero #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
206*10465441SEvalZero #ifdef CONFIG_BOOKE
207*10465441SEvalZero #define SPRN_DTV0 0x394 /* Data Cache Transient Victim 0 */
208*10465441SEvalZero #define SPRN_DTV1 0x395 /* Data Cache Transient Victim 1 */
209*10465441SEvalZero #define SPRN_DTV2 0x396 /* Data Cache Transient Victim 2 */
210*10465441SEvalZero #define SPRN_DTV3 0x397 /* Data Cache Transient Victim 3 */
211*10465441SEvalZero #define SPRN_DVLIM 0x398 /* Data Cache Victim Limit */
212*10465441SEvalZero #endif
213*10465441SEvalZero #define SPRN_EAR 0x11A /* External Address Register */
214*10465441SEvalZero #ifndef CONFIG_BOOKE
215*10465441SEvalZero #define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
216*10465441SEvalZero #else
217*10465441SEvalZero #define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
218*10465441SEvalZero #endif /* CONFIG_BOOKE */
219*10465441SEvalZero #define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
220*10465441SEvalZero #define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
221*10465441SEvalZero #define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
222*10465441SEvalZero #define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
223*10465441SEvalZero #define ESR_PIL 0x08000000 /* Program Exception - Illegal */
224*10465441SEvalZero #define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
225*10465441SEvalZero #define ESR_PTR 0x02000000 /* Program Exception - Trap */
226*10465441SEvalZero #define ESR_DST 0x00800000 /* Storage Exception - Data miss */
227*10465441SEvalZero #define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
228*10465441SEvalZero #define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
229*10465441SEvalZero #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
230*10465441SEvalZero #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
231*10465441SEvalZero #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
232*10465441SEvalZero
233*10465441SEvalZero #define HID0_ICE_SHIFT 15
234*10465441SEvalZero #define HID0_DCE_SHIFT 14
235*10465441SEvalZero #define HID0_DLOCK_SHIFT 12
236*10465441SEvalZero
237*10465441SEvalZero #define HID0_EMCP (1<<31) /* Enable Machine Check pin */
238*10465441SEvalZero #define HID0_EBA (1<<29) /* Enable Bus Address Parity */
239*10465441SEvalZero #define HID0_EBD (1<<28) /* Enable Bus Data Parity */
240*10465441SEvalZero #define HID0_SBCLK (1<<27)
241*10465441SEvalZero #define HID0_EICE (1<<26)
242*10465441SEvalZero #define HID0_ECLK (1<<25)
243*10465441SEvalZero #define HID0_PAR (1<<24)
244*10465441SEvalZero #define HID0_DOZE (1<<23)
245*10465441SEvalZero #define HID0_NAP (1<<22)
246*10465441SEvalZero #define HID0_SLEEP (1<<21)
247*10465441SEvalZero #define HID0_DPM (1<<20)
248*10465441SEvalZero #define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
249*10465441SEvalZero #define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
250*10465441SEvalZero #define HID0_TBEN (1<<14) /* Time Base Enable */
251*10465441SEvalZero #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
252*10465441SEvalZero #define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
253*10465441SEvalZero #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
254*10465441SEvalZero #define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
255*10465441SEvalZero #define HID0_DCI HID0_DCFI
256*10465441SEvalZero #define HID0_SPD (1<<9) /* Speculative disable */
257*10465441SEvalZero #define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
258*10465441SEvalZero #define HID0_SGE (1<<7) /* Store Gathering Enable */
259*10465441SEvalZero #define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
260*10465441SEvalZero #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
261*10465441SEvalZero #define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
262*10465441SEvalZero #define HID0_ABE (1<<3) /* Address Broadcast Enable */
263*10465441SEvalZero #define HID0_BHTE (1<<2) /* Branch History Table Enable */
264*10465441SEvalZero #define HID0_BTCD (1<<1) /* Branch target cache disable */
265*10465441SEvalZero #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
266*10465441SEvalZero #define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
267*10465441SEvalZero #define HID1_ASTME (1<<13) /* Address bus streaming mode */
268*10465441SEvalZero #define HID1_ABE (1<<12) /* Address broadcast enable */
269*10465441SEvalZero #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
270*10465441SEvalZero #ifndef CONFIG_BOOKE
271*10465441SEvalZero #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
272*10465441SEvalZero #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
273*10465441SEvalZero #else
274*10465441SEvalZero #define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
275*10465441SEvalZero #define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
276*10465441SEvalZero #endif /* CONFIG_BOOKE */
277*10465441SEvalZero #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
278*10465441SEvalZero #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
279*10465441SEvalZero #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
280*10465441SEvalZero #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
281*10465441SEvalZero #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
282*10465441SEvalZero #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
283*10465441SEvalZero #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
284*10465441SEvalZero #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
285*10465441SEvalZero #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
286*10465441SEvalZero #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
287*10465441SEvalZero #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
288*10465441SEvalZero #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
289*10465441SEvalZero #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
290*10465441SEvalZero #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
291*10465441SEvalZero #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
292*10465441SEvalZero #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
293*10465441SEvalZero #define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
294*10465441SEvalZero #define ICCR_NOCACHE 0 /* Noncacheable */
295*10465441SEvalZero #define ICCR_CACHE 1 /* Cacheable */
296*10465441SEvalZero #define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
297*10465441SEvalZero #ifdef CONFIG_BOOKE
298*10465441SEvalZero #define SPRN_ICDBTRL 0x39e /* instruction cache debug tag register low */
299*10465441SEvalZero #define SPRN_ICDBTRH 0x39f /* instruction cache debug tag register high */
300*10465441SEvalZero #endif
301*10465441SEvalZero #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
302*10465441SEvalZero #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
303*10465441SEvalZero #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
304*10465441SEvalZero #define SPRN_IMMR 0x27E /* Internal Memory Map Register */
305*10465441SEvalZero #ifdef CONFIG_BOOKE
306*10465441SEvalZero #define SPRN_INV0 0x370 /* Instruction Cache Normal Victim 0 */
307*10465441SEvalZero #define SPRN_INV1 0x371 /* Instruction Cache Normal Victim 1 */
308*10465441SEvalZero #define SPRN_INV2 0x372 /* Instruction Cache Normal Victim 2 */
309*10465441SEvalZero #define SPRN_INV3 0x373 /* Instruction Cache Normal Victim 3 */
310*10465441SEvalZero #define SPRN_ITV0 0x374 /* Instruction Cache Transient Victim 0 */
311*10465441SEvalZero #define SPRN_ITV1 0x375 /* Instruction Cache Transient Victim 1 */
312*10465441SEvalZero #define SPRN_ITV2 0x376 /* Instruction Cache Transient Victim 2 */
313*10465441SEvalZero #define SPRN_ITV3 0x377 /* Instruction Cache Transient Victim 3 */
314*10465441SEvalZero #define SPRN_IVLIM 0x399 /* Instruction Cache Victim Limit */
315*10465441SEvalZero #endif
316*10465441SEvalZero #define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
317*10465441SEvalZero #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
318*10465441SEvalZero #define SPRN_LR 0x008 /* Link Register */
319*10465441SEvalZero #define SPRN_MBAR 0x137 /* System memory base address */
320*10465441SEvalZero #define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
321*10465441SEvalZero #define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
322*10465441SEvalZero #ifdef CONFIG_BOOKE
323*10465441SEvalZero #define SPRN_MMUCR 0x3b2 /* MMU Control Register */
324*10465441SEvalZero #endif
325*10465441SEvalZero #define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
326*10465441SEvalZero #define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
327*10465441SEvalZero #define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
328*10465441SEvalZero #define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
329*10465441SEvalZero #ifndef CONFIG_BOOKE
330*10465441SEvalZero #define SPRN_PID 0x3B1 /* Process ID */
331*10465441SEvalZero #define SPRN_PIR 0x3FF /* Processor Identification Register */
332*10465441SEvalZero #else
333*10465441SEvalZero #define SPRN_PID 0x030 /* Book E Process ID */
334*10465441SEvalZero #define SPRN_PIR 0x11E /* Book E Processor Identification Register */
335*10465441SEvalZero #endif /* CONFIG_BOOKE */
336*10465441SEvalZero #define SPRN_PIT 0x3DB /* Programmable Interval Timer */
337*10465441SEvalZero #define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
338*10465441SEvalZero #define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
339*10465441SEvalZero #define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
340*10465441SEvalZero #define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
341*10465441SEvalZero #define SPRN_PVR 0x11F /* Processor Version Register */
342*10465441SEvalZero #define SPRN_RPA 0x3D6 /* Required Physical Address Register */
343*10465441SEvalZero #ifdef CONFIG_BOOKE
344*10465441SEvalZero #define SPRN_RSTCFG 0x39b /* Reset Configuration */
345*10465441SEvalZero #endif
346*10465441SEvalZero #define SPRN_SDA 0x3BF /* Sampled Data Address Register */
347*10465441SEvalZero #define SPRN_SDR1 0x019 /* MMU Hash Base Register */
348*10465441SEvalZero #define SPRN_SGR 0x3B9 /* Storage Guarded Register */
349*10465441SEvalZero #define SGR_NORMAL 0
350*10465441SEvalZero #define SGR_GUARDED 1
351*10465441SEvalZero #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
352*10465441SEvalZero #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
353*10465441SEvalZero #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
354*10465441SEvalZero #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
355*10465441SEvalZero #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
356*10465441SEvalZero #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
357*10465441SEvalZero #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
358*10465441SEvalZero #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
359*10465441SEvalZero #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
360*10465441SEvalZero #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
361*10465441SEvalZero #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
362*10465441SEvalZero #define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
363*10465441SEvalZero #define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
364*10465441SEvalZero
365*10465441SEvalZero #ifdef CONFIG_BOOKE
366*10465441SEvalZero #define SPRN_SVR 0x3FF /* System Version Register */
367*10465441SEvalZero #else
368*10465441SEvalZero #define SPRN_SVR 0x11E /* System Version Register */
369*10465441SEvalZero #endif
370*10465441SEvalZero #define SPRN_TBHI 0x3DC /* Time Base High */
371*10465441SEvalZero #define SPRN_TBHU 0x3CC /* Time Base High User-mode */
372*10465441SEvalZero #define SPRN_TBLO 0x3DD /* Time Base Low */
373*10465441SEvalZero #define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
374*10465441SEvalZero #define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
375*10465441SEvalZero #define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
376*10465441SEvalZero #define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
377*10465441SEvalZero #define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
378*10465441SEvalZero #ifndef CONFIG_BOOKE
379*10465441SEvalZero #define SPRN_TCR 0x3DA /* Timer Control Register */
380*10465441SEvalZero #else
381*10465441SEvalZero #define SPRN_TCR 0x154 /* Book E Timer Control Register */
382*10465441SEvalZero #endif /* CONFIG_BOOKE */
383*10465441SEvalZero #define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
384*10465441SEvalZero #define WP_2_17 0 /* 2^17 clocks */
385*10465441SEvalZero #define WP_2_21 1 /* 2^21 clocks */
386*10465441SEvalZero #define WP_2_25 2 /* 2^25 clocks */
387*10465441SEvalZero #define WP_2_29 3 /* 2^29 clocks */
388*10465441SEvalZero #define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
389*10465441SEvalZero #define WRC_NONE 0 /* No reset will occur */
390*10465441SEvalZero #define WRC_CORE 1 /* Core reset will occur */
391*10465441SEvalZero #define WRC_CHIP 2 /* Chip reset will occur */
392*10465441SEvalZero #define WRC_SYSTEM 3 /* System reset will occur */
393*10465441SEvalZero #define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
394*10465441SEvalZero #define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
395*10465441SEvalZero #define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
396*10465441SEvalZero #define FP_2_9 0 /* 2^9 clocks */
397*10465441SEvalZero #define FP_2_13 1 /* 2^13 clocks */
398*10465441SEvalZero #define FP_2_17 2 /* 2^17 clocks */
399*10465441SEvalZero #define FP_2_21 3 /* 2^21 clocks */
400*10465441SEvalZero #define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
401*10465441SEvalZero #define TCR_ARE 0x00400000 /* Auto Reload Enable */
402*10465441SEvalZero #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
403*10465441SEvalZero #define THRM1_TIN (1<<0)
404*10465441SEvalZero #define THRM1_TIV (1<<1)
405*10465441SEvalZero #define THRM1_THRES (0x7f<<2)
406*10465441SEvalZero #define THRM1_TID (1<<29)
407*10465441SEvalZero #define THRM1_TIE (1<<30)
408*10465441SEvalZero #define THRM1_V (1<<31)
409*10465441SEvalZero #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
410*10465441SEvalZero #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
411*10465441SEvalZero #define THRM3_E (1<<31)
412*10465441SEvalZero #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
413*10465441SEvalZero #ifndef CONFIG_BOOKE
414*10465441SEvalZero #define SPRN_TSR 0x3D8 /* Timer Status Register */
415*10465441SEvalZero #else
416*10465441SEvalZero #define SPRN_TSR 0x150 /* Book E Timer Status Register */
417*10465441SEvalZero #endif /* CONFIG_BOOKE */
418*10465441SEvalZero #define TSR_ENW 0x80000000 /* Enable Next Watchdog */
419*10465441SEvalZero #define TSR_WIS 0x40000000 /* WDT Interrupt Status */
420*10465441SEvalZero #define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
421*10465441SEvalZero #define WRS_NONE 0 /* No WDT reset occurred */
422*10465441SEvalZero #define WRS_CORE 1 /* WDT forced core reset */
423*10465441SEvalZero #define WRS_CHIP 2 /* WDT forced chip reset */
424*10465441SEvalZero #define WRS_SYSTEM 3 /* WDT forced system reset */
425*10465441SEvalZero #define TSR_PIS 0x08000000 /* PIT Interrupt Status */
426*10465441SEvalZero #define TSR_FIS 0x04000000 /* FIT Interrupt Status */
427*10465441SEvalZero #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
428*10465441SEvalZero #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
429*10465441SEvalZero #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
430*10465441SEvalZero #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
431*10465441SEvalZero #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
432*10465441SEvalZero #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
433*10465441SEvalZero #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
434*10465441SEvalZero #define SPRN_XER 0x001 /* Fixed Point Exception Register */
435*10465441SEvalZero #define SPRN_ZPR 0x3B0 /* Zone Protection Register */
436*10465441SEvalZero
437*10465441SEvalZero /* Book E definitions */
438*10465441SEvalZero #define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
439*10465441SEvalZero #define SPRN_CSRR0 0x03A /* Critical SRR0 */
440*10465441SEvalZero #define SPRN_CSRR1 0x03B /* Critical SRR0 */
441*10465441SEvalZero #define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
442*10465441SEvalZero #define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
443*10465441SEvalZero #define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
444*10465441SEvalZero #define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
445*10465441SEvalZero #define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
446*10465441SEvalZero #define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
447*10465441SEvalZero #define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
448*10465441SEvalZero #define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
449*10465441SEvalZero #define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
450*10465441SEvalZero #define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
451*10465441SEvalZero #define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
452*10465441SEvalZero #define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
453*10465441SEvalZero #define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
454*10465441SEvalZero #define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
455*10465441SEvalZero #define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
456*10465441SEvalZero #define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
457*10465441SEvalZero #define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
458*10465441SEvalZero #define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
459*10465441SEvalZero #define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
460*10465441SEvalZero #define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
461*10465441SEvalZero #define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
462*10465441SEvalZero #define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
463*10465441SEvalZero #define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
464*10465441SEvalZero #define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
465*10465441SEvalZero #define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
466*10465441SEvalZero #define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
467*10465441SEvalZero #define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
468*10465441SEvalZero #define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
469*10465441SEvalZero #define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
470*10465441SEvalZero #define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
471*10465441SEvalZero #define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
472*10465441SEvalZero
473*10465441SEvalZero /* e500 definitions */
474*10465441SEvalZero #define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
475*10465441SEvalZero #define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
476*10465441SEvalZero #define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
477*10465441SEvalZero #define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
478*10465441SEvalZero #define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
479*10465441SEvalZero #define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
480*10465441SEvalZero #define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
481*10465441SEvalZero #define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
482*10465441SEvalZero #define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
483*10465441SEvalZero #define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
484*10465441SEvalZero #define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
485*10465441SEvalZero #define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
486*10465441SEvalZero #define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
487*10465441SEvalZero #define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
488*10465441SEvalZero #define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
489*10465441SEvalZero #define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
490*10465441SEvalZero #define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
491*10465441SEvalZero #define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
492*10465441SEvalZero #define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
493*10465441SEvalZero #define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
494*10465441SEvalZero #define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
495*10465441SEvalZero #define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
496*10465441SEvalZero #define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
497*10465441SEvalZero #define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
498*10465441SEvalZero #define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
499*10465441SEvalZero #define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
500*10465441SEvalZero
501*10465441SEvalZero #define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
502*10465441SEvalZero #define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
503*10465441SEvalZero #define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
504*10465441SEvalZero #define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
505*10465441SEvalZero #define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
506*10465441SEvalZero #define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
507*10465441SEvalZero #define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
508*10465441SEvalZero #define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
509*10465441SEvalZero #define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
510*10465441SEvalZero #define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
511*10465441SEvalZero #define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
512*10465441SEvalZero
513*10465441SEvalZero #define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
514*10465441SEvalZero #define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
515*10465441SEvalZero #define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
516*10465441SEvalZero #define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
517*10465441SEvalZero #define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
518*10465441SEvalZero
519*10465441SEvalZero #define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
520*10465441SEvalZero #define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
521*10465441SEvalZero #define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
522*10465441SEvalZero #define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
523*10465441SEvalZero #define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
524*10465441SEvalZero #define SPRN_PID1 0x279 /* Process ID Register 1 */
525*10465441SEvalZero #define SPRN_PID2 0x27a /* Process ID Register 2 */
526*10465441SEvalZero #define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
527*10465441SEvalZero #define SPRN_MCAR 0x23d /* Machine Check Address register */
528*10465441SEvalZero #define MCSR_MCS 0x80000000 /* Machine Check Summary */
529*10465441SEvalZero #define MCSR_IB 0x40000000 /* Instruction PLB Error */
530*10465441SEvalZero #if defined(CONFIG_440)
531*10465441SEvalZero #define MCSR_DRB 0x20000000 /* Data Read PLB Error */
532*10465441SEvalZero #define MCSR_DWB 0x10000000 /* Data Write PLB Error */
533*10465441SEvalZero #else
534*10465441SEvalZero #define MCSR_DB 0x20000000 /* Data PLB Error */
535*10465441SEvalZero #endif /* defined(CONFIG_440) */
536*10465441SEvalZero #define MCSR_TLBP 0x08000000 /* TLB Parity Error */
537*10465441SEvalZero #define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
538*10465441SEvalZero #define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
539*10465441SEvalZero #define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
540*10465441SEvalZero #define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
541*10465441SEvalZero #define ESR_ST 0x00800000 /* Store Operation */
542*10465441SEvalZero
543*10465441SEvalZero #if defined(CONFIG_MPC86xx)
544*10465441SEvalZero #define SPRN_MSSCR0 0x3f6
545*10465441SEvalZero #define SPRN_MSSSR0 0x3f7
546*10465441SEvalZero #endif
547*10465441SEvalZero
548*10465441SEvalZero /* Short-hand versions for a number of the above SPRNs */
549*10465441SEvalZero
550*10465441SEvalZero #define CTR SPRN_CTR /* Counter Register */
551*10465441SEvalZero #define DAR SPRN_DAR /* Data Address Register */
552*10465441SEvalZero #define DABR SPRN_DABR /* Data Address Breakpoint Register */
553*10465441SEvalZero #define DAC1 SPRN_DAC1 /* Data Address Register 1 */
554*10465441SEvalZero #define DAC2 SPRN_DAC2 /* Data Address Register 2 */
555*10465441SEvalZero #define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
556*10465441SEvalZero #define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
557*10465441SEvalZero #define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
558*10465441SEvalZero #define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
559*10465441SEvalZero #define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
560*10465441SEvalZero #define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
561*10465441SEvalZero #define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
562*10465441SEvalZero #define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
563*10465441SEvalZero #define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
564*10465441SEvalZero #define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
565*10465441SEvalZero #define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
566*10465441SEvalZero #define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
567*10465441SEvalZero #define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
568*10465441SEvalZero #define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
569*10465441SEvalZero #define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
570*10465441SEvalZero #define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
571*10465441SEvalZero #define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
572*10465441SEvalZero #define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
573*10465441SEvalZero #define DBSR SPRN_DBSR /* Debug Status Register */
574*10465441SEvalZero #define DCMP SPRN_DCMP /* Data TLB Compare Register */
575*10465441SEvalZero #define DEC SPRN_DEC /* Decrement Register */
576*10465441SEvalZero #define DMISS SPRN_DMISS /* Data TLB Miss Register */
577*10465441SEvalZero #define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
578*10465441SEvalZero #define EAR SPRN_EAR /* External Address Register */
579*10465441SEvalZero #define ESR SPRN_ESR /* Exception Syndrome Register */
580*10465441SEvalZero #define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
581*10465441SEvalZero #define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
582*10465441SEvalZero #define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
583*10465441SEvalZero #define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
584*10465441SEvalZero #define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
585*10465441SEvalZero #define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
586*10465441SEvalZero #define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
587*10465441SEvalZero #define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
588*10465441SEvalZero #define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
589*10465441SEvalZero #define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
590*10465441SEvalZero #define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
591*10465441SEvalZero #define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
592*10465441SEvalZero #define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
593*10465441SEvalZero #define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
594*10465441SEvalZero #define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
595*10465441SEvalZero #define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
596*10465441SEvalZero #define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
597*10465441SEvalZero #define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
598*10465441SEvalZero #define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
599*10465441SEvalZero #define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
600*10465441SEvalZero #define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
601*10465441SEvalZero #define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
602*10465441SEvalZero #define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
603*10465441SEvalZero #define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
604*10465441SEvalZero #define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
605*10465441SEvalZero #define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
606*10465441SEvalZero #define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
607*10465441SEvalZero #define L2CR SPRN_L2CR /* PPC 750 L2 control register */
608*10465441SEvalZero #define LR SPRN_LR
609*10465441SEvalZero #define MBAR SPRN_MBAR /* System memory base address */
610*10465441SEvalZero #if defined(CONFIG_MPC86xx)
611*10465441SEvalZero #define MSSCR0 SPRN_MSSCR0
612*10465441SEvalZero #endif
613*10465441SEvalZero #if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
614*10465441SEvalZero #define PIR SPRN_PIR
615*10465441SEvalZero #endif
616*10465441SEvalZero #define SVR SPRN_SVR /* System-On-Chip Version Register */
617*10465441SEvalZero #define PVR SPRN_PVR /* Processor Version */
618*10465441SEvalZero #define RPA SPRN_RPA /* Required Physical Address Register */
619*10465441SEvalZero #define SDR1 SPRN_SDR1 /* MMU hash base register */
620*10465441SEvalZero #define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
621*10465441SEvalZero #define SPR1 SPRN_SPRG1
622*10465441SEvalZero #define SPR2 SPRN_SPRG2
623*10465441SEvalZero #define SPR3 SPRN_SPRG3
624*10465441SEvalZero #define SPRG0 SPRN_SPRG0
625*10465441SEvalZero #define SPRG1 SPRN_SPRG1
626*10465441SEvalZero #define SPRG2 SPRN_SPRG2
627*10465441SEvalZero #define SPRG3 SPRN_SPRG3
628*10465441SEvalZero #define SPRG4 SPRN_SPRG4
629*10465441SEvalZero #define SPRG5 SPRN_SPRG5
630*10465441SEvalZero #define SPRG6 SPRN_SPRG6
631*10465441SEvalZero #define SPRG7 SPRN_SPRG7
632*10465441SEvalZero #define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
633*10465441SEvalZero #define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
634*10465441SEvalZero #define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
635*10465441SEvalZero #define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
636*10465441SEvalZero #define SVR SPRN_SVR /* System Version Register */
637*10465441SEvalZero #define TBRL SPRN_TBRL /* Time Base Read Lower Register */
638*10465441SEvalZero #define TBRU SPRN_TBRU /* Time Base Read Upper Register */
639*10465441SEvalZero #define TBWL SPRN_TBWL /* Time Base Write Lower Register */
640*10465441SEvalZero #define TBWU SPRN_TBWU /* Time Base Write Upper Register */
641*10465441SEvalZero #define TCR SPRN_TCR /* Timer Control Register */
642*10465441SEvalZero #define TSR SPRN_TSR /* Timer Status Register */
643*10465441SEvalZero #define ICTC 1019
644*10465441SEvalZero #define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
645*10465441SEvalZero #define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
646*10465441SEvalZero #define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
647*10465441SEvalZero #define XER SPRN_XER
648*10465441SEvalZero
649*10465441SEvalZero #define DECAR SPRN_DECAR
650*10465441SEvalZero #define CSRR0 SPRN_CSRR0
651*10465441SEvalZero #define CSRR1 SPRN_CSRR1
652*10465441SEvalZero #define IVPR SPRN_IVPR
653*10465441SEvalZero #define USPRG0 SPRN_USPRG
654*10465441SEvalZero #define SPRG4R SPRN_SPRG4R
655*10465441SEvalZero #define SPRG5R SPRN_SPRG5R
656*10465441SEvalZero #define SPRG6R SPRN_SPRG6R
657*10465441SEvalZero #define SPRG7R SPRN_SPRG7R
658*10465441SEvalZero #define SPRG4W SPRN_SPRG4W
659*10465441SEvalZero #define SPRG5W SPRN_SPRG5W
660*10465441SEvalZero #define SPRG6W SPRN_SPRG6W
661*10465441SEvalZero #define SPRG7W SPRN_SPRG7W
662*10465441SEvalZero #define DEAR SPRN_DEAR
663*10465441SEvalZero #define DBCR2 SPRN_DBCR2
664*10465441SEvalZero #define IAC3 SPRN_IAC3
665*10465441SEvalZero #define IAC4 SPRN_IAC4
666*10465441SEvalZero #define DVC1 SPRN_DVC1
667*10465441SEvalZero #define DVC2 SPRN_DVC2
668*10465441SEvalZero #define IVOR0 SPRN_IVOR0
669*10465441SEvalZero #define IVOR1 SPRN_IVOR1
670*10465441SEvalZero #define IVOR2 SPRN_IVOR2
671*10465441SEvalZero #define IVOR3 SPRN_IVOR3
672*10465441SEvalZero #define IVOR4 SPRN_IVOR4
673*10465441SEvalZero #define IVOR5 SPRN_IVOR5
674*10465441SEvalZero #define IVOR6 SPRN_IVOR6
675*10465441SEvalZero #define IVOR7 SPRN_IVOR7
676*10465441SEvalZero #define IVOR8 SPRN_IVOR8
677*10465441SEvalZero #define IVOR9 SPRN_IVOR9
678*10465441SEvalZero #define IVOR10 SPRN_IVOR10
679*10465441SEvalZero #define IVOR11 SPRN_IVOR11
680*10465441SEvalZero #define IVOR12 SPRN_IVOR12
681*10465441SEvalZero #define IVOR13 SPRN_IVOR13
682*10465441SEvalZero #define IVOR14 SPRN_IVOR14
683*10465441SEvalZero #define IVOR15 SPRN_IVOR15
684*10465441SEvalZero #define IVOR32 SPRN_IVOR32
685*10465441SEvalZero #define IVOR33 SPRN_IVOR33
686*10465441SEvalZero #define IVOR34 SPRN_IVOR34
687*10465441SEvalZero #define IVOR35 SPRN_IVOR35
688*10465441SEvalZero #define MCSRR0 SPRN_MCSRR0
689*10465441SEvalZero #define MCSRR1 SPRN_MCSRR1
690*10465441SEvalZero #define L1CSR0 SPRN_L1CSR0
691*10465441SEvalZero #define L1CSR1 SPRN_L1CSR1
692*10465441SEvalZero #define L1CSR2 SPRN_L1CSR2
693*10465441SEvalZero #define L1CFG0 SPRN_L1CFG0
694*10465441SEvalZero #define L1CFG1 SPRN_L1CFG1
695*10465441SEvalZero #define L2CFG0 SPRN_L2CFG0
696*10465441SEvalZero #define L2CSR0 SPRN_L2CSR0
697*10465441SEvalZero #define L2CSR1 SPRN_L2CSR1
698*10465441SEvalZero #define MCSR SPRN_MCSR
699*10465441SEvalZero #define MMUCSR0 SPRN_MMUCSR0
700*10465441SEvalZero #define BUCSR SPRN_BUCSR
701*10465441SEvalZero #define PID0 SPRN_PID
702*10465441SEvalZero #define PID1 SPRN_PID1
703*10465441SEvalZero #define PID2 SPRN_PID2
704*10465441SEvalZero #define MAS0 SPRN_MAS0
705*10465441SEvalZero #define MAS1 SPRN_MAS1
706*10465441SEvalZero #define MAS2 SPRN_MAS2
707*10465441SEvalZero #define MAS3 SPRN_MAS3
708*10465441SEvalZero #define MAS4 SPRN_MAS4
709*10465441SEvalZero #define MAS5 SPRN_MAS5
710*10465441SEvalZero #define MAS6 SPRN_MAS6
711*10465441SEvalZero #define MAS7 SPRN_MAS7
712*10465441SEvalZero
713*10465441SEvalZero #if defined(CONFIG_4xx) || defined(CONFIG_44x) || defined(CONFIG_MPC85xx)
714*10465441SEvalZero #define DAR_DEAR DEAR
715*10465441SEvalZero #else
716*10465441SEvalZero #define DAR_DEAR DAR
717*10465441SEvalZero #endif
718*10465441SEvalZero
719*10465441SEvalZero /* Device Control Registers */
720*10465441SEvalZero
721*10465441SEvalZero #define DCRN_BEAR 0x090 /* Bus Error Address Register */
722*10465441SEvalZero #define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
723*10465441SEvalZero #define BESR_DSES 0x80000000 /* Data-Side Error Status */
724*10465441SEvalZero #define BESR_DMES 0x40000000 /* DMA Error Status */
725*10465441SEvalZero #define BESR_RWS 0x20000000 /* Read/Write Status */
726*10465441SEvalZero #define BESR_ETMASK 0x1C000000 /* Error Type */
727*10465441SEvalZero #define ET_PROT 0
728*10465441SEvalZero #define ET_PARITY 1
729*10465441SEvalZero #define ET_NCFG 2
730*10465441SEvalZero #define ET_BUSERR 4
731*10465441SEvalZero #define ET_BUSTO 6
732*10465441SEvalZero #define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
733*10465441SEvalZero #define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
734*10465441SEvalZero #define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
735*10465441SEvalZero #define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
736*10465441SEvalZero #define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
737*10465441SEvalZero #define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
738*10465441SEvalZero #define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
739*10465441SEvalZero #define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
740*10465441SEvalZero #define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
741*10465441SEvalZero #define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
742*10465441SEvalZero #define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
743*10465441SEvalZero #define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
744*10465441SEvalZero #define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
745*10465441SEvalZero #define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
746*10465441SEvalZero #define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
747*10465441SEvalZero #define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
748*10465441SEvalZero #define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
749*10465441SEvalZero #define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
750*10465441SEvalZero #define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
751*10465441SEvalZero #define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
752*10465441SEvalZero #define DCRN_DMASR 0x0E0 /* DMA Status Register */
753*10465441SEvalZero #define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
754*10465441SEvalZero #define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
755*10465441SEvalZero #define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
756*10465441SEvalZero #define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
757*10465441SEvalZero #define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
758*10465441SEvalZero #define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
759*10465441SEvalZero #define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
760*10465441SEvalZero #define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
761*10465441SEvalZero #define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
762*10465441SEvalZero #define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
763*10465441SEvalZero #define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
764*10465441SEvalZero #define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
765*10465441SEvalZero #define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
766*10465441SEvalZero #define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
767*10465441SEvalZero #define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
768*10465441SEvalZero #define DCRN_EXISR 0x040 /* External Interrupt Status Register */
769*10465441SEvalZero #define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
770*10465441SEvalZero #define IOCR_E0TE 0x80000000
771*10465441SEvalZero #define IOCR_E0LP 0x40000000
772*10465441SEvalZero #define IOCR_E1TE 0x20000000
773*10465441SEvalZero #define IOCR_E1LP 0x10000000
774*10465441SEvalZero #define IOCR_E2TE 0x08000000
775*10465441SEvalZero #define IOCR_E2LP 0x04000000
776*10465441SEvalZero #define IOCR_E3TE 0x02000000
777*10465441SEvalZero #define IOCR_E3LP 0x01000000
778*10465441SEvalZero #define IOCR_E4TE 0x00800000
779*10465441SEvalZero #define IOCR_E4LP 0x00400000
780*10465441SEvalZero #define IOCR_EDT 0x00080000
781*10465441SEvalZero #define IOCR_SOR 0x00040000
782*10465441SEvalZero #define IOCR_EDO 0x00008000
783*10465441SEvalZero #define IOCR_2XC 0x00004000
784*10465441SEvalZero #define IOCR_ATC 0x00002000
785*10465441SEvalZero #define IOCR_SPD 0x00001000
786*10465441SEvalZero #define IOCR_BEM 0x00000800
787*10465441SEvalZero #define IOCR_PTD 0x00000400
788*10465441SEvalZero #define IOCR_ARE 0x00000080
789*10465441SEvalZero #define IOCR_DRC 0x00000020
790*10465441SEvalZero #define IOCR_RDM(x) (((x) & 0x3) << 3)
791*10465441SEvalZero #define IOCR_TCS 0x00000004
792*10465441SEvalZero #define IOCR_SCS 0x00000002
793*10465441SEvalZero #define IOCR_SPC 0x00000001
794*10465441SEvalZero
795*10465441SEvalZero /* System-On-Chip Version Register */
796*10465441SEvalZero
797*10465441SEvalZero /* System-On-Chip Version Register (SVR) field extraction */
798*10465441SEvalZero
799*10465441SEvalZero #define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
800*10465441SEvalZero #define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revision field */
801*10465441SEvalZero
802*10465441SEvalZero #define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
803*10465441SEvalZero #define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
804*10465441SEvalZero #define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
805*10465441SEvalZero #define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
806*10465441SEvalZero #define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
807*10465441SEvalZero #define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
808*10465441SEvalZero #define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
809*10465441SEvalZero
810*10465441SEvalZero /* Processor Version Register */
811*10465441SEvalZero
812*10465441SEvalZero /* Processor Version Register (PVR) field extraction */
813*10465441SEvalZero
814*10465441SEvalZero #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
815*10465441SEvalZero #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
816*10465441SEvalZero
817*10465441SEvalZero /*
818*10465441SEvalZero * AMCC has further subdivided the standard PowerPC 16-bit version and
819*10465441SEvalZero * revision subfields of the PVR for the PowerPC 403s into the following:
820*10465441SEvalZero */
821*10465441SEvalZero
822*10465441SEvalZero #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
823*10465441SEvalZero #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
824*10465441SEvalZero #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
825*10465441SEvalZero #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
826*10465441SEvalZero #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
827*10465441SEvalZero #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
828*10465441SEvalZero
829*10465441SEvalZero /* e600 core PVR fields */
830*10465441SEvalZero
831*10465441SEvalZero #define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
832*10465441SEvalZero #define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
833*10465441SEvalZero #define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
834*10465441SEvalZero #define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
835*10465441SEvalZero
836*10465441SEvalZero /* Processor Version Numbers */
837*10465441SEvalZero
838*10465441SEvalZero #define PVR_403GA 0x00200000
839*10465441SEvalZero #define PVR_403GB 0x00200100
840*10465441SEvalZero #define PVR_403GC 0x00200200
841*10465441SEvalZero #define PVR_403GCX 0x00201400
842*10465441SEvalZero #define PVR_405GP 0x40110000
843*10465441SEvalZero #define PVR_405GP_RB 0x40110040
844*10465441SEvalZero #define PVR_405GP_RC 0x40110082
845*10465441SEvalZero #define PVR_405GP_RD 0x401100C4
846*10465441SEvalZero #define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
847*10465441SEvalZero #define PVR_405CR_RA 0x40110041
848*10465441SEvalZero #define PVR_405CR_RB 0x401100C5
849*10465441SEvalZero #define PVR_405CR_RC 0x40110145 /* same as pc405gp rev e */
850*10465441SEvalZero #define PVR_405EP_RA 0x51210950
851*10465441SEvalZero #define PVR_405GPR_RB 0x50910951
852*10465441SEvalZero #define PVR_405EZ_RA 0x41511460
853*10465441SEvalZero #define PVR_405EXR1_RA 0x12911473 /* 405EXr rev A/B with Security */
854*10465441SEvalZero #define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
855*10465441SEvalZero #define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
856*10465441SEvalZero #define PVR_405EX2_RA 0x12911475 /* 405EX rev A/B without Security */
857*10465441SEvalZero #define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
858*10465441SEvalZero #define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
859*10465441SEvalZero #define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
860*10465441SEvalZero #define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
861*10465441SEvalZero #define PVR_440GP_RB 0x40120440
862*10465441SEvalZero #define PVR_440GP_RC 0x40120481
863*10465441SEvalZero #define PVR_440EP_RA 0x42221850
864*10465441SEvalZero #define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
865*10465441SEvalZero #define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
866*10465441SEvalZero #define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
867*10465441SEvalZero #define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
868*10465441SEvalZero #define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
869*10465441SEvalZero #define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
870*10465441SEvalZero #define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
871*10465441SEvalZero #define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
872*10465441SEvalZero #define PVR_440GX_RA 0x51B21850
873*10465441SEvalZero #define PVR_440GX_RB 0x51B21851
874*10465441SEvalZero #define PVR_440GX_RC 0x51B21892
875*10465441SEvalZero #define PVR_440GX_RF 0x51B21894
876*10465441SEvalZero #define PVR_405EP_RB 0x51210950
877*10465441SEvalZero #define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
878*10465441SEvalZero #define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
879*10465441SEvalZero #define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
880*10465441SEvalZero #define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
881*10465441SEvalZero #define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
882*10465441SEvalZero #define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
883*10465441SEvalZero #define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
884*10465441SEvalZero #define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
885*10465441SEvalZero #define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
886*10465441SEvalZero #define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
887*10465441SEvalZero #define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
888*10465441SEvalZero #define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
889*10465441SEvalZero #define PVR_460SX_RA 0x13541800 /* 460SX rev A */
890*10465441SEvalZero #define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
891*10465441SEvalZero #define PVR_460GX_RA 0x13541802 /* 460GX rev A */
892*10465441SEvalZero #define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
893*10465441SEvalZero #define PVR_601 0x00010000
894*10465441SEvalZero #define PVR_602 0x00050000
895*10465441SEvalZero #define PVR_603 0x00030000
896*10465441SEvalZero #define PVR_603e 0x00060000
897*10465441SEvalZero #define PVR_603ev 0x00070000
898*10465441SEvalZero #define PVR_603r 0x00071000
899*10465441SEvalZero #define PVR_604 0x00040000
900*10465441SEvalZero #define PVR_604e 0x00090000
901*10465441SEvalZero #define PVR_604r 0x000A0000
902*10465441SEvalZero #define PVR_620 0x00140000
903*10465441SEvalZero #define PVR_740 0x00080000
904*10465441SEvalZero #define PVR_750 PVR_740
905*10465441SEvalZero #define PVR_740P 0x10080000
906*10465441SEvalZero #define PVR_750P PVR_740P
907*10465441SEvalZero #define PVR_7400 0x000C0000
908*10465441SEvalZero #define PVR_7410 0x800C0000
909*10465441SEvalZero #define PVR_7450 0x80000000
910*10465441SEvalZero
911*10465441SEvalZero #define PVR_85xx 0x80200000
912*10465441SEvalZero #define PVR_85xx_REV1 (PVR_85xx | 0x0010)
913*10465441SEvalZero #define PVR_85xx_REV2 (PVR_85xx | 0x0020)
914*10465441SEvalZero
915*10465441SEvalZero #define PVR_86xx 0x80040000
916*10465441SEvalZero
917*10465441SEvalZero #define PVR_VIRTEX5 0x7ff21912
918*10465441SEvalZero
919*10465441SEvalZero /*
920*10465441SEvalZero * For the 8xx processors, all of them report the same PVR family for
921*10465441SEvalZero * the PowerPC core. The various versions of these processors must be
922*10465441SEvalZero * differentiated by the version number in the Communication Processor
923*10465441SEvalZero * Module (CPM).
924*10465441SEvalZero */
925*10465441SEvalZero #define PVR_821 0x00500000
926*10465441SEvalZero #define PVR_823 PVR_821
927*10465441SEvalZero #define PVR_850 PVR_821
928*10465441SEvalZero #define PVR_860 PVR_821
929*10465441SEvalZero #define PVR_7400 0x000C0000
930*10465441SEvalZero #define PVR_8240 0x00810100
931*10465441SEvalZero
932*10465441SEvalZero /*
933*10465441SEvalZero * PowerQUICC II family processors report different PVR values depending
934*10465441SEvalZero * on silicon process (HiP3, HiP4, HiP7, etc.)
935*10465441SEvalZero */
936*10465441SEvalZero #define PVR_8260 PVR_8240
937*10465441SEvalZero #define PVR_8260_HIP3 0x00810101
938*10465441SEvalZero #define PVR_8260_HIP4 0x80811014
939*10465441SEvalZero #define PVR_8260_HIP7 0x80822011
940*10465441SEvalZero #define PVR_8260_HIP7R1 0x80822013
941*10465441SEvalZero #define PVR_8260_HIP7RA 0x80822014
942*10465441SEvalZero
943*10465441SEvalZero /*
944*10465441SEvalZero * MPC 52xx
945*10465441SEvalZero */
946*10465441SEvalZero #define PVR_5200 0x80822011
947*10465441SEvalZero #define PVR_5200B 0x80822014
948*10465441SEvalZero
949*10465441SEvalZero /*
950*10465441SEvalZero * System Version Register
951*10465441SEvalZero */
952*10465441SEvalZero
953*10465441SEvalZero /* System Version Register (SVR) field extraction */
954*10465441SEvalZero
955*10465441SEvalZero #define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
956*10465441SEvalZero #define SVR_REV(svr) (((svr) >> 0) & 0xFFFF) /* Revison field */
957*10465441SEvalZero
958*10465441SEvalZero #define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
959*10465441SEvalZero
960*10465441SEvalZero #define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
961*10465441SEvalZero #define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
962*10465441SEvalZero
963*10465441SEvalZero #define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
964*10465441SEvalZero #define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
965*10465441SEvalZero
966*10465441SEvalZero /* Some parts define SVR[0:23] as the SOC version */
967*10465441SEvalZero #define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFFFFF) /* SOC Version fields */
968*10465441SEvalZero
969*10465441SEvalZero /* whether MPC8xxxE (i.e. has SEC) */
970*10465441SEvalZero #if defined(CONFIG_MPC85xx)
971*10465441SEvalZero #define IS_E_PROCESSOR(svr) (svr & 0x80000)
972*10465441SEvalZero #else
973*10465441SEvalZero #if defined(CONFIG_MPC83xx)
974*10465441SEvalZero #define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
975*10465441SEvalZero #endif
976*10465441SEvalZero #endif
977*10465441SEvalZero
978*10465441SEvalZero /*
979*10465441SEvalZero * SVR_SOC_VER() Version Values
980*10465441SEvalZero */
981*10465441SEvalZero
982*10465441SEvalZero #define SVR_8533 0x803400
983*10465441SEvalZero #define SVR_8533_E 0x803C00
984*10465441SEvalZero #define SVR_8535 0x803701
985*10465441SEvalZero #define SVR_8535_E 0x803F01
986*10465441SEvalZero #define SVR_8536 0x803700
987*10465441SEvalZero #define SVR_8536_E 0x803F00
988*10465441SEvalZero #define SVR_8540 0x803000
989*10465441SEvalZero #define SVR_8541 0x807200
990*10465441SEvalZero #define SVR_8541_E 0x807A00
991*10465441SEvalZero #define SVR_8543 0x803200
992*10465441SEvalZero #define SVR_8543_E 0x803A00
993*10465441SEvalZero #define SVR_8544 0x803401
994*10465441SEvalZero #define SVR_8544_E 0x803C01
995*10465441SEvalZero #define SVR_8545 0x803102
996*10465441SEvalZero #define SVR_8545_E 0x803902
997*10465441SEvalZero #define SVR_8547_E 0x803901
998*10465441SEvalZero #define SVR_8548 0x803100
999*10465441SEvalZero #define SVR_8548_E 0x803900
1000*10465441SEvalZero #define SVR_8555 0x807100
1001*10465441SEvalZero #define SVR_8555_E 0x807900
1002*10465441SEvalZero #define SVR_8560 0x807000
1003*10465441SEvalZero #define SVR_8567 0x807600
1004*10465441SEvalZero #define SVR_8567_E 0x807E00
1005*10465441SEvalZero #define SVR_8568 0x807500
1006*10465441SEvalZero #define SVR_8568_E 0x807D00
1007*10465441SEvalZero #define SVR_8569 0x808000
1008*10465441SEvalZero #define SVR_8569_E 0x808800
1009*10465441SEvalZero #define SVR_8572 0x80E000
1010*10465441SEvalZero #define SVR_8572_E 0x80E800
1011*10465441SEvalZero #define SVR_P2020 0x80E200
1012*10465441SEvalZero #define SVR_P2020_E 0x80EA00
1013*10465441SEvalZero
1014*10465441SEvalZero #define SVR_8610 0x80A000
1015*10465441SEvalZero #define SVR_8641 0x809000
1016*10465441SEvalZero #define SVR_8641D 0x809001
1017*10465441SEvalZero
1018*10465441SEvalZero #define _GLOBAL(n)\
1019*10465441SEvalZero .globl n;\
1020*10465441SEvalZero n:
1021*10465441SEvalZero
1022*10465441SEvalZero /* Macros for setting and retrieving special purpose registers */
1023*10465441SEvalZero
1024*10465441SEvalZero #define stringify(s) tostring(s)
1025*10465441SEvalZero #define tostring(s) #s
1026*10465441SEvalZero
1027*10465441SEvalZero #define mfdcr(rn) ({unsigned int rval; \
1028*10465441SEvalZero asm volatile("mfdcr %0," stringify(rn) \
1029*10465441SEvalZero : "=r" (rval)); rval;})
1030*10465441SEvalZero #define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
1031*10465441SEvalZero
1032*10465441SEvalZero #define mfmsr() ({unsigned int rval; \
1033*10465441SEvalZero asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1034*10465441SEvalZero #define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
1035*10465441SEvalZero
1036*10465441SEvalZero #define mfspr(rn) ({unsigned int rval; \
1037*10465441SEvalZero asm volatile("mfspr %0," stringify(rn) \
1038*10465441SEvalZero : "=r" (rval)); rval;})
1039*10465441SEvalZero #define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
1040*10465441SEvalZero
1041*10465441SEvalZero #define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
1042*10465441SEvalZero
1043*10465441SEvalZero /* Segment Registers */
1044*10465441SEvalZero
1045*10465441SEvalZero #define SR0 0
1046*10465441SEvalZero #define SR1 1
1047*10465441SEvalZero #define SR2 2
1048*10465441SEvalZero #define SR3 3
1049*10465441SEvalZero #define SR4 4
1050*10465441SEvalZero #define SR5 5
1051*10465441SEvalZero #define SR6 6
1052*10465441SEvalZero #define SR7 7
1053*10465441SEvalZero #define SR8 8
1054*10465441SEvalZero #define SR9 9
1055*10465441SEvalZero #define SR10 10
1056*10465441SEvalZero #define SR11 11
1057*10465441SEvalZero #define SR12 12
1058*10465441SEvalZero #define SR13 13
1059*10465441SEvalZero #define SR14 14
1060*10465441SEvalZero #define SR15 15
1061*10465441SEvalZero
1062*10465441SEvalZero #ifndef __ASSEMBLY__
1063*10465441SEvalZero
1064*10465441SEvalZero struct cpu_type {
1065*10465441SEvalZero char name[15];
1066*10465441SEvalZero u32 soc_ver;
1067*10465441SEvalZero };
1068*10465441SEvalZero
1069*10465441SEvalZero struct cpu_type *identify_cpu(u32 ver);
1070*10465441SEvalZero
1071*10465441SEvalZero #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
1072*10465441SEvalZero #define CPU_TYPE_ENTRY(n, v) \
1073*10465441SEvalZero { .name = #n, .soc_ver = SVR_##v, }
1074*10465441SEvalZero #else
1075*10465441SEvalZero #if defined(CONFIG_MPC83xx)
1076*10465441SEvalZero #define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
1077*10465441SEvalZero #endif
1078*10465441SEvalZero #endif
1079*10465441SEvalZero
1080*10465441SEvalZero
1081*10465441SEvalZero #ifndef CONFIG_MACH_SPECIFIC
1082*10465441SEvalZero extern int _machine;
1083*10465441SEvalZero extern int have_of;
1084*10465441SEvalZero #endif /* CONFIG_MACH_SPECIFIC */
1085*10465441SEvalZero
1086*10465441SEvalZero /* what kind of prep workstation we are */
1087*10465441SEvalZero extern int _prep_type;
1088*10465441SEvalZero /*
1089*10465441SEvalZero * This is used to identify the board type from a given PReP board
1090*10465441SEvalZero * vendor. Board revision is also made available.
1091*10465441SEvalZero */
1092*10465441SEvalZero extern unsigned char ucSystemType;
1093*10465441SEvalZero extern unsigned char ucBoardRev;
1094*10465441SEvalZero extern unsigned char ucBoardRevMaj, ucBoardRevMin;
1095*10465441SEvalZero
1096*10465441SEvalZero struct task_struct;
1097*10465441SEvalZero void start_thread(struct pt_regs *regs, unsigned long nip, unsigned long sp);
1098*10465441SEvalZero void release_thread(struct task_struct *);
1099*10465441SEvalZero
1100*10465441SEvalZero /*
1101*10465441SEvalZero * Create a new kernel thread.
1102*10465441SEvalZero */
1103*10465441SEvalZero extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
1104*10465441SEvalZero
1105*10465441SEvalZero /*
1106*10465441SEvalZero * Bus types
1107*10465441SEvalZero */
1108*10465441SEvalZero #define EISA_bus 0
1109*10465441SEvalZero #define EISA_bus__is_a_macro /* for versions in ksyms.c */
1110*10465441SEvalZero #define MCA_bus 0
1111*10465441SEvalZero #define MCA_bus__is_a_macro /* for versions in ksyms.c */
1112*10465441SEvalZero
1113*10465441SEvalZero /* Lazy FPU handling on uni-processor */
1114*10465441SEvalZero extern struct task_struct *last_task_used_math;
1115*10465441SEvalZero extern struct task_struct *last_task_used_altivec;
1116*10465441SEvalZero
1117*10465441SEvalZero /*
1118*10465441SEvalZero * this is the minimum allowable io space due to the location
1119*10465441SEvalZero * of the io areas on prep (first one at 0x80000000) but
1120*10465441SEvalZero * as soon as I get around to remapping the io areas with the BATs
1121*10465441SEvalZero * to match the mac we can raise this. -- Cort
1122*10465441SEvalZero */
1123*10465441SEvalZero #define TASK_SIZE (0x80000000UL)
1124*10465441SEvalZero
1125*10465441SEvalZero /* This decides where the kernel will search for a free chunk of vm
1126*10465441SEvalZero * space during mmap's.
1127*10465441SEvalZero */
1128*10465441SEvalZero #define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
1129*10465441SEvalZero
1130*10465441SEvalZero typedef struct {
1131*10465441SEvalZero unsigned long seg;
1132*10465441SEvalZero } mm_segment_t;
1133*10465441SEvalZero
1134*10465441SEvalZero struct thread_struct {
1135*10465441SEvalZero unsigned long ksp; /* Kernel stack pointer */
1136*10465441SEvalZero unsigned long wchan; /* Event task is sleeping on */
1137*10465441SEvalZero struct pt_regs *regs; /* Pointer to saved register state */
1138*10465441SEvalZero mm_segment_t fs; /* for get_fs() validation */
1139*10465441SEvalZero void *pgdir; /* root of page-table tree */
1140*10465441SEvalZero signed long last_syscall;
1141*10465441SEvalZero double fpr[32]; /* Complete floating point set */
1142*10465441SEvalZero unsigned long fpscr_pad; /* fpr ... fpscr must be contiguous */
1143*10465441SEvalZero unsigned long fpscr; /* Floating point status */
1144*10465441SEvalZero #ifdef CONFIG_ALTIVEC
1145*10465441SEvalZero vector128 vr[32]; /* Complete AltiVec set */
1146*10465441SEvalZero vector128 vscr; /* AltiVec status */
1147*10465441SEvalZero unsigned long vrsave;
1148*10465441SEvalZero #endif /* CONFIG_ALTIVEC */
1149*10465441SEvalZero };
1150*10465441SEvalZero
1151*10465441SEvalZero #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
1152*10465441SEvalZero
1153*10465441SEvalZero #define INIT_THREAD { \
1154*10465441SEvalZero INIT_SP, /* ksp */ \
1155*10465441SEvalZero 0, /* wchan */ \
1156*10465441SEvalZero (struct pt_regs *)INIT_SP - 1, /* regs */ \
1157*10465441SEvalZero KERNEL_DS, /*fs*/ \
1158*10465441SEvalZero swapper_pg_dir, /* pgdir */ \
1159*10465441SEvalZero 0, /* last_syscall */ \
1160*10465441SEvalZero {0}, 0, 0 \
1161*10465441SEvalZero }
1162*10465441SEvalZero
1163*10465441SEvalZero /*
1164*10465441SEvalZero * Note: the vm_start and vm_end fields here should *not*
1165*10465441SEvalZero * be in kernel space. (Could vm_end == vm_start perhaps?)
1166*10465441SEvalZero */
1167*10465441SEvalZero #define INIT_MMAP { &init_mm, 0, 0x1000, NULL, \
1168*10465441SEvalZero PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
1169*10465441SEvalZero 1, NULL, NULL }
1170*10465441SEvalZero
1171*10465441SEvalZero /*
1172*10465441SEvalZero * Return saved PC of a blocked thread. For now, this is the "user" PC
1173*10465441SEvalZero */
thread_saved_pc(struct thread_struct * t)1174*10465441SEvalZero static inline unsigned long thread_saved_pc(struct thread_struct *t)
1175*10465441SEvalZero {
1176*10465441SEvalZero return (t->regs) ? t->regs->nip : 0;
1177*10465441SEvalZero }
1178*10465441SEvalZero
1179*10465441SEvalZero #define copy_segments(tsk, mm) do { } while (0)
1180*10465441SEvalZero #define release_segments(mm) do { } while (0)
1181*10465441SEvalZero #define forget_segments() do { } while (0)
1182*10465441SEvalZero
1183*10465441SEvalZero unsigned long get_wchan(struct task_struct *p);
1184*10465441SEvalZero
1185*10465441SEvalZero #define KSTK_EIP(tsk) ((tsk)->thread.regs->nip)
1186*10465441SEvalZero #define KSTK_ESP(tsk) ((tsk)->thread.regs->gpr[1])
1187*10465441SEvalZero
1188*10465441SEvalZero /*
1189*10465441SEvalZero * NOTE! The task struct and the stack go together
1190*10465441SEvalZero */
1191*10465441SEvalZero #define THREAD_SIZE (2*PAGE_SIZE)
1192*10465441SEvalZero #define alloc_task_struct() \
1193*10465441SEvalZero ((struct task_struct *) __get_free_pages(GFP_KERNEL,1))
1194*10465441SEvalZero #define free_task_struct(p) free_pages((unsigned long)(p),1)
1195*10465441SEvalZero #define get_task_struct(tsk) atomic_inc(&mem_map[MAP_NR(tsk)].count)
1196*10465441SEvalZero
1197*10465441SEvalZero /* in process.c - for early bootup debug -- Cort */
1198*10465441SEvalZero int ll_printk(const char *, ...);
1199*10465441SEvalZero void ll_puts(const char *);
1200*10465441SEvalZero
1201*10465441SEvalZero #define init_task (init_task_union.task)
1202*10465441SEvalZero #define init_stack (init_task_union.stack)
1203*10465441SEvalZero
1204*10465441SEvalZero /* In misc.c */
1205*10465441SEvalZero void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
1206*10465441SEvalZero
1207*10465441SEvalZero #endif /* ndef ASSEMBLY*/
1208*10465441SEvalZero
1209*10465441SEvalZero #ifdef CONFIG_MACH_SPECIFIC
1210*10465441SEvalZero #if defined(CONFIG_8xx)
1211*10465441SEvalZero #define _machine _MACH_8xx
1212*10465441SEvalZero #define have_of 0
1213*10465441SEvalZero #elif defined(CONFIG_OAK)
1214*10465441SEvalZero #define _machine _MACH_oak
1215*10465441SEvalZero #define have_of 0
1216*10465441SEvalZero #elif defined(CONFIG_WALNUT)
1217*10465441SEvalZero #define _machine _MACH_walnut
1218*10465441SEvalZero #define have_of 0
1219*10465441SEvalZero #elif defined(CONFIG_APUS)
1220*10465441SEvalZero #define _machine _MACH_apus
1221*10465441SEvalZero #define have_of 0
1222*10465441SEvalZero #elif defined(CONFIG_GEMINI)
1223*10465441SEvalZero #define _machine _MACH_gemini
1224*10465441SEvalZero #define have_of 0
1225*10465441SEvalZero #elif defined(CONFIG_8260)
1226*10465441SEvalZero #define _machine _MACH_8260
1227*10465441SEvalZero #define have_of 0
1228*10465441SEvalZero #elif defined(CONFIG_SANDPOINT)
1229*10465441SEvalZero #define _machine _MACH_sandpoint
1230*10465441SEvalZero #elif defined(CONFIG_HIDDEN_DRAGON)
1231*10465441SEvalZero #define _machine _MACH_hidden_dragon
1232*10465441SEvalZero #define have_of 0
1233*10465441SEvalZero #else
1234*10465441SEvalZero #error "Machine not defined correctly"
1235*10465441SEvalZero #endif
1236*10465441SEvalZero #endif /* CONFIG_MACH_SPECIFIC */
1237*10465441SEvalZero
1238*10465441SEvalZero #endif /* __ASM_PPC_PROCESSOR_H */
1239