1*10465441SEvalZero /*
2*10465441SEvalZero * Copyright (c) 2006-2018, RT-Thread Development Team
3*10465441SEvalZero *
4*10465441SEvalZero * SPDX-License-Identifier: Apache-2.0
5*10465441SEvalZero *
6*10465441SEvalZero * Change Logs:
7*10465441SEvalZero * Date Author Notes
8*10465441SEvalZero * 2011-10-21 Bernard the first version.
9*10465441SEvalZero * 2011-10-27 aozima update for cortex-M4 FPU.
10*10465441SEvalZero * 2011-12-31 aozima fixed stack align issues.
11*10465441SEvalZero * 2012-01-01 aozima support context switch load/store FPU register.
12*10465441SEvalZero * 2012-12-11 lgnq fixed the coding style.
13*10465441SEvalZero * 2012-12-23 aozima stack addr align to 8byte.
14*10465441SEvalZero * 2012-12-29 Bernard Add exception hook.
15*10465441SEvalZero * 2013-06-23 aozima support lazy stack optimized.
16*10465441SEvalZero * 2018-07-24 aozima enhancement hard fault exception handler.
17*10465441SEvalZero */
18*10465441SEvalZero
19*10465441SEvalZero #include <rtthread.h>
20*10465441SEvalZero
21*10465441SEvalZero #if /* ARMCC */ ( (defined ( __CC_ARM ) && defined ( __TARGET_FPU_VFP )) \
22*10465441SEvalZero /* Clang */ || (defined ( __CLANG_ARM ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) \
23*10465441SEvalZero /* IAR */ || (defined ( __ICCARM__ ) && defined ( __ARMVFP__ )) \
24*10465441SEvalZero /* GNU */ || (defined ( __GNUC__ ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) )
25*10465441SEvalZero #define USE_FPU 1
26*10465441SEvalZero #else
27*10465441SEvalZero #define USE_FPU 0
28*10465441SEvalZero #endif
29*10465441SEvalZero
30*10465441SEvalZero /* exception and interrupt handler table */
31*10465441SEvalZero rt_uint32_t rt_interrupt_from_thread;
32*10465441SEvalZero rt_uint32_t rt_interrupt_to_thread;
33*10465441SEvalZero rt_uint32_t rt_thread_switch_interrupt_flag;
34*10465441SEvalZero /* exception hook */
35*10465441SEvalZero static rt_err_t (*rt_exception_hook)(void *context) = RT_NULL;
36*10465441SEvalZero
37*10465441SEvalZero struct exception_stack_frame
38*10465441SEvalZero {
39*10465441SEvalZero rt_uint32_t r0;
40*10465441SEvalZero rt_uint32_t r1;
41*10465441SEvalZero rt_uint32_t r2;
42*10465441SEvalZero rt_uint32_t r3;
43*10465441SEvalZero rt_uint32_t r12;
44*10465441SEvalZero rt_uint32_t lr;
45*10465441SEvalZero rt_uint32_t pc;
46*10465441SEvalZero rt_uint32_t psr;
47*10465441SEvalZero };
48*10465441SEvalZero
49*10465441SEvalZero struct stack_frame
50*10465441SEvalZero {
51*10465441SEvalZero #if USE_FPU
52*10465441SEvalZero rt_uint32_t flag;
53*10465441SEvalZero #endif /* USE_FPU */
54*10465441SEvalZero
55*10465441SEvalZero /* r4 ~ r11 register */
56*10465441SEvalZero rt_uint32_t r4;
57*10465441SEvalZero rt_uint32_t r5;
58*10465441SEvalZero rt_uint32_t r6;
59*10465441SEvalZero rt_uint32_t r7;
60*10465441SEvalZero rt_uint32_t r8;
61*10465441SEvalZero rt_uint32_t r9;
62*10465441SEvalZero rt_uint32_t r10;
63*10465441SEvalZero rt_uint32_t r11;
64*10465441SEvalZero
65*10465441SEvalZero struct exception_stack_frame exception_stack_frame;
66*10465441SEvalZero };
67*10465441SEvalZero
68*10465441SEvalZero struct exception_stack_frame_fpu
69*10465441SEvalZero {
70*10465441SEvalZero rt_uint32_t r0;
71*10465441SEvalZero rt_uint32_t r1;
72*10465441SEvalZero rt_uint32_t r2;
73*10465441SEvalZero rt_uint32_t r3;
74*10465441SEvalZero rt_uint32_t r12;
75*10465441SEvalZero rt_uint32_t lr;
76*10465441SEvalZero rt_uint32_t pc;
77*10465441SEvalZero rt_uint32_t psr;
78*10465441SEvalZero
79*10465441SEvalZero #if USE_FPU
80*10465441SEvalZero /* FPU register */
81*10465441SEvalZero rt_uint32_t S0;
82*10465441SEvalZero rt_uint32_t S1;
83*10465441SEvalZero rt_uint32_t S2;
84*10465441SEvalZero rt_uint32_t S3;
85*10465441SEvalZero rt_uint32_t S4;
86*10465441SEvalZero rt_uint32_t S5;
87*10465441SEvalZero rt_uint32_t S6;
88*10465441SEvalZero rt_uint32_t S7;
89*10465441SEvalZero rt_uint32_t S8;
90*10465441SEvalZero rt_uint32_t S9;
91*10465441SEvalZero rt_uint32_t S10;
92*10465441SEvalZero rt_uint32_t S11;
93*10465441SEvalZero rt_uint32_t S12;
94*10465441SEvalZero rt_uint32_t S13;
95*10465441SEvalZero rt_uint32_t S14;
96*10465441SEvalZero rt_uint32_t S15;
97*10465441SEvalZero rt_uint32_t FPSCR;
98*10465441SEvalZero rt_uint32_t NO_NAME;
99*10465441SEvalZero #endif
100*10465441SEvalZero };
101*10465441SEvalZero
102*10465441SEvalZero struct stack_frame_fpu
103*10465441SEvalZero {
104*10465441SEvalZero rt_uint32_t flag;
105*10465441SEvalZero
106*10465441SEvalZero /* r4 ~ r11 register */
107*10465441SEvalZero rt_uint32_t r4;
108*10465441SEvalZero rt_uint32_t r5;
109*10465441SEvalZero rt_uint32_t r6;
110*10465441SEvalZero rt_uint32_t r7;
111*10465441SEvalZero rt_uint32_t r8;
112*10465441SEvalZero rt_uint32_t r9;
113*10465441SEvalZero rt_uint32_t r10;
114*10465441SEvalZero rt_uint32_t r11;
115*10465441SEvalZero
116*10465441SEvalZero #if USE_FPU
117*10465441SEvalZero /* FPU register s16 ~ s31 */
118*10465441SEvalZero rt_uint32_t s16;
119*10465441SEvalZero rt_uint32_t s17;
120*10465441SEvalZero rt_uint32_t s18;
121*10465441SEvalZero rt_uint32_t s19;
122*10465441SEvalZero rt_uint32_t s20;
123*10465441SEvalZero rt_uint32_t s21;
124*10465441SEvalZero rt_uint32_t s22;
125*10465441SEvalZero rt_uint32_t s23;
126*10465441SEvalZero rt_uint32_t s24;
127*10465441SEvalZero rt_uint32_t s25;
128*10465441SEvalZero rt_uint32_t s26;
129*10465441SEvalZero rt_uint32_t s27;
130*10465441SEvalZero rt_uint32_t s28;
131*10465441SEvalZero rt_uint32_t s29;
132*10465441SEvalZero rt_uint32_t s30;
133*10465441SEvalZero rt_uint32_t s31;
134*10465441SEvalZero #endif
135*10465441SEvalZero
136*10465441SEvalZero struct exception_stack_frame_fpu exception_stack_frame;
137*10465441SEvalZero };
138*10465441SEvalZero
rt_hw_stack_init(void * tentry,void * parameter,rt_uint8_t * stack_addr,void * texit)139*10465441SEvalZero rt_uint8_t *rt_hw_stack_init(void *tentry,
140*10465441SEvalZero void *parameter,
141*10465441SEvalZero rt_uint8_t *stack_addr,
142*10465441SEvalZero void *texit)
143*10465441SEvalZero {
144*10465441SEvalZero struct stack_frame *stack_frame;
145*10465441SEvalZero rt_uint8_t *stk;
146*10465441SEvalZero unsigned long i;
147*10465441SEvalZero
148*10465441SEvalZero stk = stack_addr + sizeof(rt_uint32_t);
149*10465441SEvalZero stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
150*10465441SEvalZero stk -= sizeof(struct stack_frame);
151*10465441SEvalZero
152*10465441SEvalZero stack_frame = (struct stack_frame *)stk;
153*10465441SEvalZero
154*10465441SEvalZero /* init all register */
155*10465441SEvalZero for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
156*10465441SEvalZero {
157*10465441SEvalZero ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
158*10465441SEvalZero }
159*10465441SEvalZero
160*10465441SEvalZero stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
161*10465441SEvalZero stack_frame->exception_stack_frame.r1 = 0; /* r1 */
162*10465441SEvalZero stack_frame->exception_stack_frame.r2 = 0; /* r2 */
163*10465441SEvalZero stack_frame->exception_stack_frame.r3 = 0; /* r3 */
164*10465441SEvalZero stack_frame->exception_stack_frame.r12 = 0; /* r12 */
165*10465441SEvalZero stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
166*10465441SEvalZero stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
167*10465441SEvalZero stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
168*10465441SEvalZero
169*10465441SEvalZero #if USE_FPU
170*10465441SEvalZero stack_frame->flag = 0;
171*10465441SEvalZero #endif /* USE_FPU */
172*10465441SEvalZero
173*10465441SEvalZero /* return task's current stack address */
174*10465441SEvalZero return stk;
175*10465441SEvalZero }
176*10465441SEvalZero
177*10465441SEvalZero /**
178*10465441SEvalZero * This function set the hook, which is invoked on fault exception handling.
179*10465441SEvalZero *
180*10465441SEvalZero * @param exception_handle the exception handling hook function.
181*10465441SEvalZero */
rt_hw_exception_install(rt_err_t (* exception_handle)(void * context))182*10465441SEvalZero void rt_hw_exception_install(rt_err_t (*exception_handle)(void *context))
183*10465441SEvalZero {
184*10465441SEvalZero rt_exception_hook = exception_handle;
185*10465441SEvalZero }
186*10465441SEvalZero
187*10465441SEvalZero #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
188*10465441SEvalZero #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
189*10465441SEvalZero #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
190*10465441SEvalZero #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
191*10465441SEvalZero #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED0C) /* Reset control Address Register */
192*10465441SEvalZero #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
193*10465441SEvalZero
194*10465441SEvalZero #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
195*10465441SEvalZero #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
196*10465441SEvalZero #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
197*10465441SEvalZero
198*10465441SEvalZero #ifdef RT_USING_FINSH
usage_fault_track(void)199*10465441SEvalZero static void usage_fault_track(void)
200*10465441SEvalZero {
201*10465441SEvalZero rt_kprintf("usage fault:\n");
202*10465441SEvalZero rt_kprintf("SCB_CFSR_UFSR:0x%02X ", SCB_CFSR_UFSR);
203*10465441SEvalZero
204*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<0))
205*10465441SEvalZero {
206*10465441SEvalZero /* [0]:UNDEFINSTR */
207*10465441SEvalZero rt_kprintf("UNDEFINSTR ");
208*10465441SEvalZero }
209*10465441SEvalZero
210*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<1))
211*10465441SEvalZero {
212*10465441SEvalZero /* [1]:INVSTATE */
213*10465441SEvalZero rt_kprintf("INVSTATE ");
214*10465441SEvalZero }
215*10465441SEvalZero
216*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<2))
217*10465441SEvalZero {
218*10465441SEvalZero /* [2]:INVPC */
219*10465441SEvalZero rt_kprintf("INVPC ");
220*10465441SEvalZero }
221*10465441SEvalZero
222*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<3))
223*10465441SEvalZero {
224*10465441SEvalZero /* [3]:NOCP */
225*10465441SEvalZero rt_kprintf("NOCP ");
226*10465441SEvalZero }
227*10465441SEvalZero
228*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<8))
229*10465441SEvalZero {
230*10465441SEvalZero /* [8]:UNALIGNED */
231*10465441SEvalZero rt_kprintf("UNALIGNED ");
232*10465441SEvalZero }
233*10465441SEvalZero
234*10465441SEvalZero if(SCB_CFSR_UFSR & (1<<9))
235*10465441SEvalZero {
236*10465441SEvalZero /* [9]:DIVBYZERO */
237*10465441SEvalZero rt_kprintf("DIVBYZERO ");
238*10465441SEvalZero }
239*10465441SEvalZero
240*10465441SEvalZero rt_kprintf("\n");
241*10465441SEvalZero }
242*10465441SEvalZero
bus_fault_track(void)243*10465441SEvalZero static void bus_fault_track(void)
244*10465441SEvalZero {
245*10465441SEvalZero rt_kprintf("bus fault:\n");
246*10465441SEvalZero rt_kprintf("SCB_CFSR_BFSR:0x%02X ", SCB_CFSR_BFSR);
247*10465441SEvalZero
248*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<0))
249*10465441SEvalZero {
250*10465441SEvalZero /* [0]:IBUSERR */
251*10465441SEvalZero rt_kprintf("IBUSERR ");
252*10465441SEvalZero }
253*10465441SEvalZero
254*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<1))
255*10465441SEvalZero {
256*10465441SEvalZero /* [1]:PRECISERR */
257*10465441SEvalZero rt_kprintf("PRECISERR ");
258*10465441SEvalZero }
259*10465441SEvalZero
260*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<2))
261*10465441SEvalZero {
262*10465441SEvalZero /* [2]:IMPRECISERR */
263*10465441SEvalZero rt_kprintf("IMPRECISERR ");
264*10465441SEvalZero }
265*10465441SEvalZero
266*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<3))
267*10465441SEvalZero {
268*10465441SEvalZero /* [3]:UNSTKERR */
269*10465441SEvalZero rt_kprintf("UNSTKERR ");
270*10465441SEvalZero }
271*10465441SEvalZero
272*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<4))
273*10465441SEvalZero {
274*10465441SEvalZero /* [4]:STKERR */
275*10465441SEvalZero rt_kprintf("STKERR ");
276*10465441SEvalZero }
277*10465441SEvalZero
278*10465441SEvalZero if(SCB_CFSR_BFSR & (1<<7))
279*10465441SEvalZero {
280*10465441SEvalZero rt_kprintf("SCB->BFAR:%08X\n", SCB_BFAR);
281*10465441SEvalZero }
282*10465441SEvalZero else
283*10465441SEvalZero {
284*10465441SEvalZero rt_kprintf("\n");
285*10465441SEvalZero }
286*10465441SEvalZero }
287*10465441SEvalZero
mem_manage_fault_track(void)288*10465441SEvalZero static void mem_manage_fault_track(void)
289*10465441SEvalZero {
290*10465441SEvalZero rt_kprintf("mem manage fault:\n");
291*10465441SEvalZero rt_kprintf("SCB_CFSR_MFSR:0x%02X ", SCB_CFSR_MFSR);
292*10465441SEvalZero
293*10465441SEvalZero if(SCB_CFSR_MFSR & (1<<0))
294*10465441SEvalZero {
295*10465441SEvalZero /* [0]:IACCVIOL */
296*10465441SEvalZero rt_kprintf("IACCVIOL ");
297*10465441SEvalZero }
298*10465441SEvalZero
299*10465441SEvalZero if(SCB_CFSR_MFSR & (1<<1))
300*10465441SEvalZero {
301*10465441SEvalZero /* [1]:DACCVIOL */
302*10465441SEvalZero rt_kprintf("DACCVIOL ");
303*10465441SEvalZero }
304*10465441SEvalZero
305*10465441SEvalZero if(SCB_CFSR_MFSR & (1<<3))
306*10465441SEvalZero {
307*10465441SEvalZero /* [3]:MUNSTKERR */
308*10465441SEvalZero rt_kprintf("MUNSTKERR ");
309*10465441SEvalZero }
310*10465441SEvalZero
311*10465441SEvalZero if(SCB_CFSR_MFSR & (1<<4))
312*10465441SEvalZero {
313*10465441SEvalZero /* [4]:MSTKERR */
314*10465441SEvalZero rt_kprintf("MSTKERR ");
315*10465441SEvalZero }
316*10465441SEvalZero
317*10465441SEvalZero if(SCB_CFSR_MFSR & (1<<7))
318*10465441SEvalZero {
319*10465441SEvalZero /* [7]:MMARVALID */
320*10465441SEvalZero rt_kprintf("SCB->MMAR:%08X\n", SCB_MMAR);
321*10465441SEvalZero }
322*10465441SEvalZero else
323*10465441SEvalZero {
324*10465441SEvalZero rt_kprintf("\n");
325*10465441SEvalZero }
326*10465441SEvalZero }
327*10465441SEvalZero
hard_fault_track(void)328*10465441SEvalZero static void hard_fault_track(void)
329*10465441SEvalZero {
330*10465441SEvalZero if(SCB_HFSR & (1UL<<1))
331*10465441SEvalZero {
332*10465441SEvalZero /* [1]:VECTBL, Indicates hard fault is caused by failed vector fetch. */
333*10465441SEvalZero rt_kprintf("failed vector fetch\n");
334*10465441SEvalZero }
335*10465441SEvalZero
336*10465441SEvalZero if(SCB_HFSR & (1UL<<30))
337*10465441SEvalZero {
338*10465441SEvalZero /* [30]:FORCED, Indicates hard fault is taken because of bus fault,
339*10465441SEvalZero memory management fault, or usage fault. */
340*10465441SEvalZero if(SCB_CFSR_BFSR)
341*10465441SEvalZero {
342*10465441SEvalZero bus_fault_track();
343*10465441SEvalZero }
344*10465441SEvalZero
345*10465441SEvalZero if(SCB_CFSR_MFSR)
346*10465441SEvalZero {
347*10465441SEvalZero mem_manage_fault_track();
348*10465441SEvalZero }
349*10465441SEvalZero
350*10465441SEvalZero if(SCB_CFSR_UFSR)
351*10465441SEvalZero {
352*10465441SEvalZero usage_fault_track();
353*10465441SEvalZero }
354*10465441SEvalZero }
355*10465441SEvalZero
356*10465441SEvalZero if(SCB_HFSR & (1UL<<31))
357*10465441SEvalZero {
358*10465441SEvalZero /* [31]:DEBUGEVT, Indicates hard fault is triggered by debug event. */
359*10465441SEvalZero rt_kprintf("debug event\n");
360*10465441SEvalZero }
361*10465441SEvalZero }
362*10465441SEvalZero #endif /* RT_USING_FINSH */
363*10465441SEvalZero
364*10465441SEvalZero struct exception_info
365*10465441SEvalZero {
366*10465441SEvalZero rt_uint32_t exc_return;
367*10465441SEvalZero struct stack_frame stack_frame;
368*10465441SEvalZero };
369*10465441SEvalZero
rt_hw_hard_fault_exception(struct exception_info * exception_info)370*10465441SEvalZero void rt_hw_hard_fault_exception(struct exception_info *exception_info)
371*10465441SEvalZero {
372*10465441SEvalZero extern long list_thread(void);
373*10465441SEvalZero struct exception_stack_frame *exception_stack = &exception_info->stack_frame.exception_stack_frame;
374*10465441SEvalZero struct stack_frame *context = &exception_info->stack_frame;
375*10465441SEvalZero
376*10465441SEvalZero if (rt_exception_hook != RT_NULL)
377*10465441SEvalZero {
378*10465441SEvalZero rt_err_t result;
379*10465441SEvalZero
380*10465441SEvalZero result = rt_exception_hook(exception_stack);
381*10465441SEvalZero if (result == RT_EOK) return;
382*10465441SEvalZero }
383*10465441SEvalZero
384*10465441SEvalZero rt_kprintf("psr: 0x%08x\n", context->exception_stack_frame.psr);
385*10465441SEvalZero
386*10465441SEvalZero rt_kprintf("r00: 0x%08x\n", context->exception_stack_frame.r0);
387*10465441SEvalZero rt_kprintf("r01: 0x%08x\n", context->exception_stack_frame.r1);
388*10465441SEvalZero rt_kprintf("r02: 0x%08x\n", context->exception_stack_frame.r2);
389*10465441SEvalZero rt_kprintf("r03: 0x%08x\n", context->exception_stack_frame.r3);
390*10465441SEvalZero rt_kprintf("r04: 0x%08x\n", context->r4);
391*10465441SEvalZero rt_kprintf("r05: 0x%08x\n", context->r5);
392*10465441SEvalZero rt_kprintf("r06: 0x%08x\n", context->r6);
393*10465441SEvalZero rt_kprintf("r07: 0x%08x\n", context->r7);
394*10465441SEvalZero rt_kprintf("r08: 0x%08x\n", context->r8);
395*10465441SEvalZero rt_kprintf("r09: 0x%08x\n", context->r9);
396*10465441SEvalZero rt_kprintf("r10: 0x%08x\n", context->r10);
397*10465441SEvalZero rt_kprintf("r11: 0x%08x\n", context->r11);
398*10465441SEvalZero rt_kprintf("r12: 0x%08x\n", context->exception_stack_frame.r12);
399*10465441SEvalZero rt_kprintf(" lr: 0x%08x\n", context->exception_stack_frame.lr);
400*10465441SEvalZero rt_kprintf(" pc: 0x%08x\n", context->exception_stack_frame.pc);
401*10465441SEvalZero
402*10465441SEvalZero if (exception_info->exc_return & (1 << 2))
403*10465441SEvalZero {
404*10465441SEvalZero rt_kprintf("hard fault on thread: %s\r\n\r\n", rt_thread_self()->name);
405*10465441SEvalZero
406*10465441SEvalZero #ifdef RT_USING_FINSH
407*10465441SEvalZero list_thread();
408*10465441SEvalZero #endif
409*10465441SEvalZero }
410*10465441SEvalZero else
411*10465441SEvalZero {
412*10465441SEvalZero rt_kprintf("hard fault on handler\r\n\r\n");
413*10465441SEvalZero }
414*10465441SEvalZero
415*10465441SEvalZero if ( (exception_info->exc_return & 0x10) == 0)
416*10465441SEvalZero {
417*10465441SEvalZero rt_kprintf("FPU active!\r\n");
418*10465441SEvalZero }
419*10465441SEvalZero
420*10465441SEvalZero #ifdef RT_USING_FINSH
421*10465441SEvalZero hard_fault_track();
422*10465441SEvalZero #endif /* RT_USING_FINSH */
423*10465441SEvalZero
424*10465441SEvalZero while (1);
425*10465441SEvalZero }
426*10465441SEvalZero
427*10465441SEvalZero /**
428*10465441SEvalZero * shutdown CPU
429*10465441SEvalZero */
rt_hw_cpu_shutdown(void)430*10465441SEvalZero void rt_hw_cpu_shutdown(void)
431*10465441SEvalZero {
432*10465441SEvalZero rt_kprintf("shutdown...\n");
433*10465441SEvalZero
434*10465441SEvalZero RT_ASSERT(0);
435*10465441SEvalZero }
436*10465441SEvalZero
437*10465441SEvalZero /**
438*10465441SEvalZero * reset CPU
439*10465441SEvalZero */
rt_hw_cpu_reset(void)440*10465441SEvalZero RT_WEAK void rt_hw_cpu_reset(void)
441*10465441SEvalZero {
442*10465441SEvalZero SCB_AIRCR = SCB_RESET_VALUE;
443*10465441SEvalZero }
444*10465441SEvalZero
445*10465441SEvalZero #ifdef RT_USING_CPU_FFS
446*10465441SEvalZero /**
447*10465441SEvalZero * This function finds the first bit set (beginning with the least significant bit)
448*10465441SEvalZero * in value and return the index of that bit.
449*10465441SEvalZero *
450*10465441SEvalZero * Bits are numbered starting at 1 (the least significant bit). A return value of
451*10465441SEvalZero * zero from any of these functions means that the argument was zero.
452*10465441SEvalZero *
453*10465441SEvalZero * @return return the index of the first bit set. If value is 0, then this function
454*10465441SEvalZero * shall return 0.
455*10465441SEvalZero */
456*10465441SEvalZero #if defined(__CC_ARM) || defined(__CLANG_ARM)
__rt_ffs(int value)457*10465441SEvalZero __asm int __rt_ffs(int value)
458*10465441SEvalZero {
459*10465441SEvalZero CMP r0, #0x00
460*10465441SEvalZero BEQ exit
461*10465441SEvalZero
462*10465441SEvalZero RBIT r0, r0
463*10465441SEvalZero CLZ r0, r0
464*10465441SEvalZero ADDS r0, r0, #0x01
465*10465441SEvalZero
466*10465441SEvalZero exit
467*10465441SEvalZero BX lr
468*10465441SEvalZero }
469*10465441SEvalZero #elif defined(__IAR_SYSTEMS_ICC__)
__rt_ffs(int value)470*10465441SEvalZero int __rt_ffs(int value)
471*10465441SEvalZero {
472*10465441SEvalZero if (value == 0) return value;
473*10465441SEvalZero
474*10465441SEvalZero asm("RBIT %0, %1" : "=r"(value) : "r"(value));
475*10465441SEvalZero asm("CLZ %0, %1" : "=r"(value) : "r"(value));
476*10465441SEvalZero asm("ADDS %0, %1, #0x01" : "=r"(value) : "r"(value));
477*10465441SEvalZero
478*10465441SEvalZero return value;
479*10465441SEvalZero }
480*10465441SEvalZero #elif defined(__GNUC__)
__rt_ffs(int value)481*10465441SEvalZero int __rt_ffs(int value)
482*10465441SEvalZero {
483*10465441SEvalZero return __builtin_ffs(value);
484*10465441SEvalZero }
485*10465441SEvalZero #endif
486*10465441SEvalZero
487*10465441SEvalZero #endif
488