xref: /nrf52832-nimble/rt-thread/libcpu/arm/am335x/mmu.h (revision 104654410c56c573564690304ae786df310c91fc)
1*10465441SEvalZero /*
2*10465441SEvalZero  * Copyright (c) 2006-2018, RT-Thread Development Team
3*10465441SEvalZero  *
4*10465441SEvalZero  * SPDX-License-Identifier: Apache-2.0
5*10465441SEvalZero  *
6*10465441SEvalZero  * Change Logs:
7*10465441SEvalZero  * Date           Author       Notes
8*10465441SEvalZero  * 2012-01-10     bernard      porting to AM1808
9*10465441SEvalZero  */
10*10465441SEvalZero 
11*10465441SEvalZero #ifndef __MMU_H__
12*10465441SEvalZero #define __MMU_H__
13*10465441SEvalZero 
14*10465441SEvalZero #include <rtthread.h>
15*10465441SEvalZero 
16*10465441SEvalZero #define DESC_SEC		(0x2)
17*10465441SEvalZero #define CB				(3<<2)  //cache_on, write_back
18*10465441SEvalZero #define CNB				(2<<2)  //cache_on, write_through
19*10465441SEvalZero #define NCB				(1<<2)  //cache_off,WR_BUF on
20*10465441SEvalZero #define NCNB			(0<<2)  //cache_off,WR_BUF off
21*10465441SEvalZero #define AP_RW			(3<<10) //supervisor=RW, user=RW
22*10465441SEvalZero #define AP_RO			(2<<10) //supervisor=RW, user=RO
23*10465441SEvalZero 
24*10465441SEvalZero #define DOMAIN_FAULT	(0x0)
25*10465441SEvalZero #define DOMAIN_CHK		(0x1)
26*10465441SEvalZero #define DOMAIN_NOTCHK	(0x3)
27*10465441SEvalZero #define DOMAIN0			(0x0<<5)
28*10465441SEvalZero #define DOMAIN1			(0x1<<5)
29*10465441SEvalZero 
30*10465441SEvalZero #define DOMAIN0_ATTR	(DOMAIN_CHK<<0)
31*10465441SEvalZero #define DOMAIN1_ATTR	(DOMAIN_FAULT<<2)
32*10465441SEvalZero 
33*10465441SEvalZero #define RW_CB		    (AP_RW|DOMAIN0|CB|DESC_SEC)		/* Read/Write, cache, write back */
34*10465441SEvalZero #define RW_CNB		    (AP_RW|DOMAIN0|CNB|DESC_SEC)	/* Read/Write, cache, write through */
35*10465441SEvalZero #define RW_NCNB		    (AP_RW|DOMAIN0|NCNB|DESC_SEC)	/* Read/Write without cache and write buffer */
36*10465441SEvalZero #define RW_FAULT	    (AP_RW|DOMAIN1|NCNB|DESC_SEC)	/* Read/Write without cache and write buffer */
37*10465441SEvalZero 
38*10465441SEvalZero void rt_hw_mmu_init(void);
39*10465441SEvalZero 
40*10465441SEvalZero #endif
41