1*10465441SEvalZero /*
2*10465441SEvalZero * Copyright (c) 2006-2018, RT-Thread Development Team
3*10465441SEvalZero *
4*10465441SEvalZero * SPDX-License-Identifier: Apache-2.0
5*10465441SEvalZero *
6*10465441SEvalZero * Change Logs:
7*10465441SEvalZero * Date Author Notes
8*10465441SEvalZero * 2006-08-23 Bernard first version
9*10465441SEvalZero * 2009-05-14 Bernard add RT-THread device interface
10*10465441SEvalZero */
11*10465441SEvalZero
12*10465441SEvalZero #include <rthw.h>
13*10465441SEvalZero #include <rtthread.h>
14*10465441SEvalZero
15*10465441SEvalZero #include "AT91SAM7S.h"
16*10465441SEvalZero #include "serial.h"
17*10465441SEvalZero
18*10465441SEvalZero /**
19*10465441SEvalZero * @addtogroup AT91SAM7
20*10465441SEvalZero */
21*10465441SEvalZero /*@{*/
22*10465441SEvalZero typedef volatile rt_uint32_t REG32;
23*10465441SEvalZero struct rt_at91serial_hw
24*10465441SEvalZero {
25*10465441SEvalZero REG32 US_CR; // Control Register
26*10465441SEvalZero REG32 US_MR; // Mode Register
27*10465441SEvalZero REG32 US_IER; // Interrupt Enable Register
28*10465441SEvalZero REG32 US_IDR; // Interrupt Disable Register
29*10465441SEvalZero REG32 US_IMR; // Interrupt Mask Register
30*10465441SEvalZero REG32 US_CSR; // Channel Status Register
31*10465441SEvalZero REG32 US_RHR; // Receiver Holding Register
32*10465441SEvalZero REG32 US_THR; // Transmitter Holding Register
33*10465441SEvalZero REG32 US_BRGR; // Baud Rate Generator Register
34*10465441SEvalZero REG32 US_RTOR; // Receiver Time-out Register
35*10465441SEvalZero REG32 US_TTGR; // Transmitter Time-guard Register
36*10465441SEvalZero REG32 Reserved0[5]; //
37*10465441SEvalZero REG32 US_FIDI; // FI_DI_Ratio Register
38*10465441SEvalZero REG32 US_NER; // Nb Errors Register
39*10465441SEvalZero REG32 Reserved1[1]; //
40*10465441SEvalZero REG32 US_IF; // IRDA_FILTER Register
41*10465441SEvalZero REG32 Reserved2[44]; //
42*10465441SEvalZero REG32 US_RPR; // Receive Pointer Register
43*10465441SEvalZero REG32 US_RCR; // Receive Counter Register
44*10465441SEvalZero REG32 US_TPR; // Transmit Pointer Register
45*10465441SEvalZero REG32 US_TCR; // Transmit Counter Register
46*10465441SEvalZero REG32 US_RNPR; // Receive Next Pointer Register
47*10465441SEvalZero REG32 US_RNCR; // Receive Next Counter Register
48*10465441SEvalZero REG32 US_TNPR; // Transmit Next Pointer Register
49*10465441SEvalZero REG32 US_TNCR; // Transmit Next Counter Register
50*10465441SEvalZero REG32 US_PTCR; // PDC Transfer Control Register
51*10465441SEvalZero REG32 US_PTSR; // PDC Transfer Status Register
52*10465441SEvalZero };
53*10465441SEvalZero
54*10465441SEvalZero struct rt_at91serial
55*10465441SEvalZero {
56*10465441SEvalZero struct rt_device parent;
57*10465441SEvalZero
58*10465441SEvalZero struct rt_at91serial_hw* hw_base;
59*10465441SEvalZero rt_uint16_t peripheral_id;
60*10465441SEvalZero rt_uint32_t baudrate;
61*10465441SEvalZero
62*10465441SEvalZero /* reception field */
63*10465441SEvalZero rt_uint16_t save_index, read_index;
64*10465441SEvalZero rt_uint8_t rx_buffer[RT_UART_RX_BUFFER_SIZE];
65*10465441SEvalZero };
66*10465441SEvalZero #ifdef RT_USING_UART1
67*10465441SEvalZero struct rt_at91serial serial1;
68*10465441SEvalZero #endif
69*10465441SEvalZero #ifdef RT_USING_UART2
70*10465441SEvalZero struct rt_at91serial serial2;
71*10465441SEvalZero #endif
72*10465441SEvalZero
rt_hw_serial_isr(int irqno)73*10465441SEvalZero static void rt_hw_serial_isr(int irqno)
74*10465441SEvalZero {
75*10465441SEvalZero rt_base_t level;
76*10465441SEvalZero struct rt_device* device;
77*10465441SEvalZero struct rt_at91serial* serial = RT_NULL;
78*10465441SEvalZero
79*10465441SEvalZero if (irqno == AT91C_ID_US0)
80*10465441SEvalZero {
81*10465441SEvalZero #ifdef RT_USING_UART1
82*10465441SEvalZero /* serial 1 */
83*10465441SEvalZero serial = &serial1;
84*10465441SEvalZero #endif
85*10465441SEvalZero }
86*10465441SEvalZero else if (irqno == AT91C_ID_US1)
87*10465441SEvalZero {
88*10465441SEvalZero #ifdef RT_USING_UART2
89*10465441SEvalZero /* serial 2 */
90*10465441SEvalZero serial = &serial2;
91*10465441SEvalZero #endif
92*10465441SEvalZero }
93*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
94*10465441SEvalZero
95*10465441SEvalZero /* get generic device object */
96*10465441SEvalZero device = (rt_device_t)serial;
97*10465441SEvalZero
98*10465441SEvalZero /* disable interrupt */
99*10465441SEvalZero level = rt_hw_interrupt_disable();
100*10465441SEvalZero
101*10465441SEvalZero /* get received character */
102*10465441SEvalZero serial->rx_buffer[serial->save_index] = serial->hw_base->US_RHR;
103*10465441SEvalZero
104*10465441SEvalZero /* move to next position */
105*10465441SEvalZero serial->save_index ++;
106*10465441SEvalZero if (serial->save_index >= RT_UART_RX_BUFFER_SIZE)
107*10465441SEvalZero serial->save_index = 0;
108*10465441SEvalZero
109*10465441SEvalZero /* if the next position is read index, discard this 'read char' */
110*10465441SEvalZero if (serial->save_index == serial->read_index)
111*10465441SEvalZero {
112*10465441SEvalZero serial->read_index ++;
113*10465441SEvalZero if (serial->read_index >= RT_UART_RX_BUFFER_SIZE)
114*10465441SEvalZero serial->read_index = 0;
115*10465441SEvalZero }
116*10465441SEvalZero
117*10465441SEvalZero /* enable interrupt */
118*10465441SEvalZero rt_hw_interrupt_enable(level);
119*10465441SEvalZero
120*10465441SEvalZero /* indicate to upper layer application */
121*10465441SEvalZero if (device->rx_indicate != RT_NULL)
122*10465441SEvalZero device->rx_indicate(device, 1);
123*10465441SEvalZero
124*10465441SEvalZero /* ack interrupt */
125*10465441SEvalZero AT91C_AIC_EOICR = 1;
126*10465441SEvalZero }
127*10465441SEvalZero
rt_serial_init(rt_device_t dev)128*10465441SEvalZero static rt_err_t rt_serial_init (rt_device_t dev)
129*10465441SEvalZero {
130*10465441SEvalZero rt_uint32_t bd;
131*10465441SEvalZero struct rt_at91serial* serial = (struct rt_at91serial*) dev;
132*10465441SEvalZero
133*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
134*10465441SEvalZero /* must be US0 or US1 */
135*10465441SEvalZero RT_ASSERT(((serial->peripheral_id == AT91C_ID_US0) ||
136*10465441SEvalZero (serial->peripheral_id == AT91C_ID_US1)));
137*10465441SEvalZero
138*10465441SEvalZero /* Enable Clock for USART */
139*10465441SEvalZero AT91C_PMC_PCER = 1 << serial->peripheral_id;
140*10465441SEvalZero
141*10465441SEvalZero /* Enable RxD0 and TxDO Pin */
142*10465441SEvalZero if (serial->peripheral_id == AT91C_ID_US0)
143*10465441SEvalZero {
144*10465441SEvalZero /* set pinmux */
145*10465441SEvalZero AT91C_PIO_PDR = (1 << 5) | (1 << 6);
146*10465441SEvalZero }
147*10465441SEvalZero else if (serial->peripheral_id == AT91C_ID_US1)
148*10465441SEvalZero {
149*10465441SEvalZero /* set pinmux */
150*10465441SEvalZero AT91C_PIO_PDR = (1 << 21) | (1 << 22);
151*10465441SEvalZero }
152*10465441SEvalZero
153*10465441SEvalZero serial->hw_base->US_CR = AT91C_US_RSTRX | /* Reset Receiver */
154*10465441SEvalZero AT91C_US_RSTTX | /* Reset Transmitter */
155*10465441SEvalZero AT91C_US_RXDIS | /* Receiver Disable */
156*10465441SEvalZero AT91C_US_TXDIS; /* Transmitter Disable */
157*10465441SEvalZero
158*10465441SEvalZero serial->hw_base->US_MR = AT91C_US_USMODE_NORMAL | /* Normal Mode */
159*10465441SEvalZero AT91C_US_CLKS_CLOCK | /* Clock = MCK */
160*10465441SEvalZero AT91C_US_CHRL_8_BITS | /* 8-bit Data */
161*10465441SEvalZero AT91C_US_PAR_NONE | /* No Parity */
162*10465441SEvalZero AT91C_US_NBSTOP_1_BIT; /* 1 Stop Bit */
163*10465441SEvalZero
164*10465441SEvalZero /* set baud rate divisor */
165*10465441SEvalZero bd = ((MCK*10)/(serial->baudrate * 16));
166*10465441SEvalZero if ((bd % 10) >= 5) bd = (bd / 10) + 1;
167*10465441SEvalZero else bd /= 10;
168*10465441SEvalZero
169*10465441SEvalZero serial->hw_base->US_BRGR = bd;
170*10465441SEvalZero serial->hw_base->US_CR = AT91C_US_RXEN | /* Receiver Enable */
171*10465441SEvalZero AT91C_US_TXEN; /* Transmitter Enable */
172*10465441SEvalZero
173*10465441SEvalZero /* reset rx index */
174*10465441SEvalZero serial->save_index = 0;
175*10465441SEvalZero serial->read_index = 0;
176*10465441SEvalZero
177*10465441SEvalZero /* reset rx buffer */
178*10465441SEvalZero rt_memset(serial->rx_buffer, 0, RT_UART_RX_BUFFER_SIZE);
179*10465441SEvalZero
180*10465441SEvalZero return RT_EOK;
181*10465441SEvalZero }
182*10465441SEvalZero
rt_serial_open(rt_device_t dev,rt_uint16_t oflag)183*10465441SEvalZero static rt_err_t rt_serial_open(rt_device_t dev, rt_uint16_t oflag)
184*10465441SEvalZero {
185*10465441SEvalZero struct rt_at91serial *serial = (struct rt_at91serial*)dev;
186*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
187*10465441SEvalZero
188*10465441SEvalZero if (dev->flag & RT_DEVICE_FLAG_INT_RX)
189*10465441SEvalZero {
190*10465441SEvalZero /* enable UART rx interrupt */
191*10465441SEvalZero serial->hw_base->US_IER = 1 << 0; /* RxReady interrupt */
192*10465441SEvalZero serial->hw_base->US_IMR |= 1 << 0; /* umask RxReady interrupt */
193*10465441SEvalZero
194*10465441SEvalZero /* install UART handler */
195*10465441SEvalZero rt_hw_interrupt_install(serial->peripheral_id, rt_hw_serial_isr, RT_NULL);
196*10465441SEvalZero AT91C_AIC_SMR(serial->peripheral_id) = 5 | (0x01 << 5);
197*10465441SEvalZero rt_hw_interrupt_umask(serial->peripheral_id);
198*10465441SEvalZero }
199*10465441SEvalZero
200*10465441SEvalZero return RT_EOK;
201*10465441SEvalZero }
202*10465441SEvalZero
rt_serial_close(rt_device_t dev)203*10465441SEvalZero static rt_err_t rt_serial_close(rt_device_t dev)
204*10465441SEvalZero {
205*10465441SEvalZero struct rt_at91serial *serial = (struct rt_at91serial*)dev;
206*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
207*10465441SEvalZero
208*10465441SEvalZero if (dev->flag & RT_DEVICE_FLAG_INT_RX)
209*10465441SEvalZero {
210*10465441SEvalZero /* disable interrupt */
211*10465441SEvalZero serial->hw_base->US_IDR = 1 << 0; /* RxReady interrupt */
212*10465441SEvalZero serial->hw_base->US_IMR &= ~(1 << 0); /* mask RxReady interrupt */
213*10465441SEvalZero }
214*10465441SEvalZero
215*10465441SEvalZero return RT_EOK;
216*10465441SEvalZero }
217*10465441SEvalZero
rt_serial_read(rt_device_t dev,rt_off_t pos,void * buffer,rt_size_t size)218*10465441SEvalZero static rt_size_t rt_serial_read (rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
219*10465441SEvalZero {
220*10465441SEvalZero rt_uint8_t* ptr;
221*10465441SEvalZero struct rt_at91serial *serial = (struct rt_at91serial*)dev;
222*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
223*10465441SEvalZero
224*10465441SEvalZero /* point to buffer */
225*10465441SEvalZero ptr = (rt_uint8_t*) buffer;
226*10465441SEvalZero
227*10465441SEvalZero if (dev->flag & RT_DEVICE_FLAG_INT_RX)
228*10465441SEvalZero {
229*10465441SEvalZero while (size)
230*10465441SEvalZero {
231*10465441SEvalZero /* interrupt receive */
232*10465441SEvalZero rt_base_t level;
233*10465441SEvalZero
234*10465441SEvalZero /* disable interrupt */
235*10465441SEvalZero level = rt_hw_interrupt_disable();
236*10465441SEvalZero if (serial->read_index != serial->save_index)
237*10465441SEvalZero {
238*10465441SEvalZero *ptr = serial->rx_buffer[serial->read_index];
239*10465441SEvalZero
240*10465441SEvalZero serial->read_index ++;
241*10465441SEvalZero if (serial->read_index >= RT_UART_RX_BUFFER_SIZE)
242*10465441SEvalZero serial->read_index = 0;
243*10465441SEvalZero }
244*10465441SEvalZero else
245*10465441SEvalZero {
246*10465441SEvalZero /* no data in rx buffer */
247*10465441SEvalZero
248*10465441SEvalZero /* enable interrupt */
249*10465441SEvalZero rt_hw_interrupt_enable(level);
250*10465441SEvalZero break;
251*10465441SEvalZero }
252*10465441SEvalZero
253*10465441SEvalZero /* enable interrupt */
254*10465441SEvalZero rt_hw_interrupt_enable(level);
255*10465441SEvalZero
256*10465441SEvalZero ptr ++; size --;
257*10465441SEvalZero }
258*10465441SEvalZero
259*10465441SEvalZero return (rt_uint32_t)ptr - (rt_uint32_t)buffer;
260*10465441SEvalZero }
261*10465441SEvalZero else if (dev->flag & RT_DEVICE_FLAG_DMA_RX)
262*10465441SEvalZero {
263*10465441SEvalZero /* not support right now */
264*10465441SEvalZero RT_ASSERT(0);
265*10465441SEvalZero }
266*10465441SEvalZero else
267*10465441SEvalZero {
268*10465441SEvalZero /* poll mode */
269*10465441SEvalZero while (size)
270*10465441SEvalZero {
271*10465441SEvalZero /* Wait for Full Rx Buffer */
272*10465441SEvalZero while (!(serial->hw_base->US_CSR & AT91C_US_RXRDY));
273*10465441SEvalZero
274*10465441SEvalZero /* Read Character */
275*10465441SEvalZero *ptr = serial->hw_base->US_RHR;
276*10465441SEvalZero ptr ++;
277*10465441SEvalZero size --;
278*10465441SEvalZero }
279*10465441SEvalZero
280*10465441SEvalZero return (rt_size_t)ptr - (rt_size_t)buffer;
281*10465441SEvalZero }
282*10465441SEvalZero
283*10465441SEvalZero return 0;
284*10465441SEvalZero }
285*10465441SEvalZero
rt_serial_write(rt_device_t dev,rt_off_t pos,const void * buffer,rt_size_t size)286*10465441SEvalZero static rt_size_t rt_serial_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
287*10465441SEvalZero {
288*10465441SEvalZero rt_uint8_t* ptr;
289*10465441SEvalZero struct rt_at91serial *serial = (struct rt_at91serial*)dev;
290*10465441SEvalZero RT_ASSERT(serial != RT_NULL);
291*10465441SEvalZero
292*10465441SEvalZero ptr = (rt_uint8_t*) buffer;
293*10465441SEvalZero if (dev->open_flag & RT_DEVICE_OFLAG_WRONLY)
294*10465441SEvalZero {
295*10465441SEvalZero if (dev->flag & RT_DEVICE_FLAG_STREAM)
296*10465441SEvalZero {
297*10465441SEvalZero /* it's a stream mode device */
298*10465441SEvalZero while (size)
299*10465441SEvalZero {
300*10465441SEvalZero /* stream mode */
301*10465441SEvalZero if (*ptr == '\n')
302*10465441SEvalZero {
303*10465441SEvalZero while (!(serial->hw_base->US_CSR & AT91C_US_TXRDY));
304*10465441SEvalZero serial->hw_base->US_THR = '\r';
305*10465441SEvalZero }
306*10465441SEvalZero
307*10465441SEvalZero /* Wait for Empty Tx Buffer */
308*10465441SEvalZero while (!(serial->hw_base->US_CSR & AT91C_US_TXRDY));
309*10465441SEvalZero
310*10465441SEvalZero /* Transmit Character */
311*10465441SEvalZero serial->hw_base->US_THR = *ptr;
312*10465441SEvalZero ptr ++; size --;
313*10465441SEvalZero }
314*10465441SEvalZero }
315*10465441SEvalZero else
316*10465441SEvalZero {
317*10465441SEvalZero while (size)
318*10465441SEvalZero {
319*10465441SEvalZero /* Wait for Empty Tx Buffer */
320*10465441SEvalZero while (!(serial->hw_base->US_CSR & AT91C_US_TXRDY));
321*10465441SEvalZero
322*10465441SEvalZero /* Transmit Character */
323*10465441SEvalZero serial->hw_base->US_THR = *ptr;
324*10465441SEvalZero ptr ++; size --;
325*10465441SEvalZero }
326*10465441SEvalZero }
327*10465441SEvalZero }
328*10465441SEvalZero
329*10465441SEvalZero return (rt_size_t)ptr - (rt_size_t)buffer;
330*10465441SEvalZero }
331*10465441SEvalZero
rt_serial_control(rt_device_t dev,int cmd,void * args)332*10465441SEvalZero static rt_err_t rt_serial_control (rt_device_t dev, int cmd, void *args)
333*10465441SEvalZero {
334*10465441SEvalZero return RT_EOK;
335*10465441SEvalZero }
336*10465441SEvalZero
rt_hw_serial_init()337*10465441SEvalZero rt_err_t rt_hw_serial_init()
338*10465441SEvalZero {
339*10465441SEvalZero rt_device_t device;
340*10465441SEvalZero
341*10465441SEvalZero #ifdef RT_USING_UART1
342*10465441SEvalZero device = (rt_device_t) &serial1;
343*10465441SEvalZero
344*10465441SEvalZero /* init serial device private data */
345*10465441SEvalZero serial1.hw_base = (struct rt_at91serial_hw*)AT91C_BASE_US0;
346*10465441SEvalZero serial1.peripheral_id = AT91C_ID_US0;
347*10465441SEvalZero serial1.baudrate = 115200;
348*10465441SEvalZero
349*10465441SEvalZero /* set device virtual interface */
350*10465441SEvalZero device->init = rt_serial_init;
351*10465441SEvalZero device->open = rt_serial_open;
352*10465441SEvalZero device->close = rt_serial_close;
353*10465441SEvalZero device->read = rt_serial_read;
354*10465441SEvalZero device->write = rt_serial_write;
355*10465441SEvalZero device->control = rt_serial_control;
356*10465441SEvalZero
357*10465441SEvalZero /* register uart1 on device subsystem */
358*10465441SEvalZero rt_device_register(device, "uart1", RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX);
359*10465441SEvalZero #endif
360*10465441SEvalZero
361*10465441SEvalZero #ifdef RT_USING_UART2
362*10465441SEvalZero device = (rt_device_t) &serial2;
363*10465441SEvalZero
364*10465441SEvalZero serial2.hw_base = (struct rt_at91serial_hw*)AT91C_BASE_US1;
365*10465441SEvalZero serial2.peripheral_id = AT91C_ID_US1;
366*10465441SEvalZero serial2.baudrate = 115200;
367*10465441SEvalZero
368*10465441SEvalZero /* set device virtual interface */
369*10465441SEvalZero device->init = rt_serial_init;
370*10465441SEvalZero device->open = rt_serial_open;
371*10465441SEvalZero device->close = rt_serial_close;
372*10465441SEvalZero device->read = rt_serial_read;
373*10465441SEvalZero device->write = rt_serial_write;
374*10465441SEvalZero device->control = rt_serial_control;
375*10465441SEvalZero
376*10465441SEvalZero /* register uart2 on device subsystem */
377*10465441SEvalZero rt_device_register(device, "uart2", RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX);
378*10465441SEvalZero #endif
379*10465441SEvalZero
380*10465441SEvalZero return RT_EOK;
381*10465441SEvalZero }
382*10465441SEvalZero
383*10465441SEvalZero /*@}*/
384