1*10465441SEvalZero /*
2*10465441SEvalZero * Copyright (c) 2006-2018, RT-Thread Development Team
3*10465441SEvalZero *
4*10465441SEvalZero * SPDX-License-Identifier: Apache-2.0
5*10465441SEvalZero *
6*10465441SEvalZero * Change Logs:
7*10465441SEvalZero * Date Author Notes
8*10465441SEvalZero * 2011-12-16 aozima the first version
9*10465441SEvalZero * 2012-05-06 aozima can page write.
10*10465441SEvalZero * 2012-08-23 aozima add flash lock.
11*10465441SEvalZero * 2012-08-24 aozima fixed write status register BUG.
12*10465441SEvalZero */
13*10465441SEvalZero
14*10465441SEvalZero #include <stdint.h>
15*10465441SEvalZero #include <rtdevice.h>
16*10465441SEvalZero
17*10465441SEvalZero #include "spi_flash.h"
18*10465441SEvalZero #include "spi_flash_w25qxx.h"
19*10465441SEvalZero
20*10465441SEvalZero #define FLASH_DEBUG
21*10465441SEvalZero
22*10465441SEvalZero #ifdef FLASH_DEBUG
23*10465441SEvalZero #define FLASH_TRACE rt_kprintf
24*10465441SEvalZero #else
25*10465441SEvalZero #define FLASH_TRACE(...)
26*10465441SEvalZero #endif /* #ifdef FLASH_DEBUG */
27*10465441SEvalZero
28*10465441SEvalZero #define PAGE_SIZE 4096
29*10465441SEvalZero
30*10465441SEvalZero /* JEDEC Manufacturer ID */
31*10465441SEvalZero #define MF_ID (0xEF)
32*10465441SEvalZero
33*10465441SEvalZero /* JEDEC Device ID: Memory type and Capacity */
34*10465441SEvalZero #define MTC_W25Q80_BV (0x4014) /* W25Q80BV */
35*10465441SEvalZero #define MTC_W25Q16_BV_CL_CV (0x4015) /* W25Q16BV W25Q16CL W25Q16CV */
36*10465441SEvalZero #define MTC_W25Q16_DW (0x6015) /* W25Q16DW */
37*10465441SEvalZero #define MTC_W25Q32_BV (0x4016) /* W25Q32BV */
38*10465441SEvalZero #define MTC_W25Q32_DW (0x6016) /* W25Q32DW */
39*10465441SEvalZero #define MTC_W25Q64_BV_CV (0x4017) /* W25Q64BV W25Q64CV */
40*10465441SEvalZero #define MTC_W25Q64_DW (0x4017) /* W25Q64DW */
41*10465441SEvalZero #define MTC_W25Q128_BV (0x4018) /* W25Q128BV */
42*10465441SEvalZero #define MTC_W25Q256_FV (TBD) /* W25Q256FV */
43*10465441SEvalZero
44*10465441SEvalZero /* command list */
45*10465441SEvalZero #define CMD_WRSR (0x01) /* Write Status Register */
46*10465441SEvalZero #define CMD_PP (0x02) /* Page Program */
47*10465441SEvalZero #define CMD_READ (0x03) /* Read Data */
48*10465441SEvalZero #define CMD_WRDI (0x04) /* Write Disable */
49*10465441SEvalZero #define CMD_RDSR1 (0x05) /* Read Status Register-1 */
50*10465441SEvalZero #define CMD_WREN (0x06) /* Write Enable */
51*10465441SEvalZero #define CMD_FAST_READ (0x0B) /* Fast Read */
52*10465441SEvalZero #define CMD_ERASE_4K (0x20) /* Sector Erase:4K */
53*10465441SEvalZero #define CMD_RDSR2 (0x35) /* Read Status Register-2 */
54*10465441SEvalZero #define CMD_ERASE_32K (0x52) /* 32KB Block Erase */
55*10465441SEvalZero #define CMD_JEDEC_ID (0x9F) /* Read JEDEC ID */
56*10465441SEvalZero #define CMD_ERASE_full (0xC7) /* Chip Erase */
57*10465441SEvalZero #define CMD_ERASE_64K (0xD8) /* 64KB Block Erase */
58*10465441SEvalZero
59*10465441SEvalZero #define DUMMY (0xFF)
60*10465441SEvalZero
61*10465441SEvalZero static struct spi_flash_device spi_flash_device;
62*10465441SEvalZero
flash_lock(struct spi_flash_device * flash_device)63*10465441SEvalZero static void flash_lock(struct spi_flash_device * flash_device)
64*10465441SEvalZero {
65*10465441SEvalZero rt_mutex_take(&flash_device->lock, RT_WAITING_FOREVER);
66*10465441SEvalZero }
67*10465441SEvalZero
flash_unlock(struct spi_flash_device * flash_device)68*10465441SEvalZero static void flash_unlock(struct spi_flash_device * flash_device)
69*10465441SEvalZero {
70*10465441SEvalZero rt_mutex_release(&flash_device->lock);
71*10465441SEvalZero }
72*10465441SEvalZero
w25qxx_read_status(void)73*10465441SEvalZero static uint8_t w25qxx_read_status(void)
74*10465441SEvalZero {
75*10465441SEvalZero return rt_spi_sendrecv8(spi_flash_device.rt_spi_device, CMD_RDSR1);
76*10465441SEvalZero }
77*10465441SEvalZero
w25qxx_wait_busy(void)78*10465441SEvalZero static void w25qxx_wait_busy(void)
79*10465441SEvalZero {
80*10465441SEvalZero while( w25qxx_read_status() & (0x01));
81*10465441SEvalZero }
82*10465441SEvalZero
83*10465441SEvalZero /** \brief read [size] byte from [offset] to [buffer]
84*10465441SEvalZero *
85*10465441SEvalZero * \param offset uint32_t unit : byte
86*10465441SEvalZero * \param buffer uint8_t*
87*10465441SEvalZero * \param size uint32_t unit : byte
88*10465441SEvalZero * \return uint32_t byte for read
89*10465441SEvalZero *
90*10465441SEvalZero */
w25qxx_read(uint32_t offset,uint8_t * buffer,uint32_t size)91*10465441SEvalZero static uint32_t w25qxx_read(uint32_t offset, uint8_t * buffer, uint32_t size)
92*10465441SEvalZero {
93*10465441SEvalZero uint8_t send_buffer[4];
94*10465441SEvalZero
95*10465441SEvalZero send_buffer[0] = CMD_WRDI;
96*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 1);
97*10465441SEvalZero
98*10465441SEvalZero send_buffer[0] = CMD_READ;
99*10465441SEvalZero send_buffer[1] = (uint8_t)(offset>>16);
100*10465441SEvalZero send_buffer[2] = (uint8_t)(offset>>8);
101*10465441SEvalZero send_buffer[3] = (uint8_t)(offset);
102*10465441SEvalZero
103*10465441SEvalZero rt_spi_send_then_recv(spi_flash_device.rt_spi_device,
104*10465441SEvalZero send_buffer, 4,
105*10465441SEvalZero buffer, size);
106*10465441SEvalZero
107*10465441SEvalZero return size;
108*10465441SEvalZero }
109*10465441SEvalZero
110*10465441SEvalZero /** \brief write N page on [page]
111*10465441SEvalZero *
112*10465441SEvalZero * \param page_addr uint32_t unit : byte (4096 * N,1 page = 4096byte)
113*10465441SEvalZero * \param buffer const uint8_t*
114*10465441SEvalZero * \return uint32_t
115*10465441SEvalZero *
116*10465441SEvalZero */
w25qxx_page_write(uint32_t page_addr,const uint8_t * buffer)117*10465441SEvalZero uint32_t w25qxx_page_write(uint32_t page_addr, const uint8_t* buffer)
118*10465441SEvalZero {
119*10465441SEvalZero uint32_t index;
120*10465441SEvalZero uint8_t send_buffer[4];
121*10465441SEvalZero
122*10465441SEvalZero RT_ASSERT((page_addr&0xFF) == 0); /* page addr must align to 256byte. */
123*10465441SEvalZero
124*10465441SEvalZero send_buffer[0] = CMD_WREN;
125*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 1);
126*10465441SEvalZero
127*10465441SEvalZero send_buffer[0] = CMD_ERASE_4K;
128*10465441SEvalZero send_buffer[1] = (page_addr >> 16);
129*10465441SEvalZero send_buffer[2] = (page_addr >> 8);
130*10465441SEvalZero send_buffer[3] = (page_addr);
131*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 4);
132*10465441SEvalZero
133*10465441SEvalZero w25qxx_wait_busy(); // wait erase done.
134*10465441SEvalZero
135*10465441SEvalZero for(index=0; index < (PAGE_SIZE / 256); index++)
136*10465441SEvalZero {
137*10465441SEvalZero send_buffer[0] = CMD_WREN;
138*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 1);
139*10465441SEvalZero
140*10465441SEvalZero send_buffer[0] = CMD_PP;
141*10465441SEvalZero send_buffer[1] = (uint8_t)(page_addr >> 16);
142*10465441SEvalZero send_buffer[2] = (uint8_t)(page_addr >> 8);
143*10465441SEvalZero send_buffer[3] = (uint8_t)(page_addr);
144*10465441SEvalZero
145*10465441SEvalZero rt_spi_send_then_send(spi_flash_device.rt_spi_device,
146*10465441SEvalZero send_buffer,
147*10465441SEvalZero 4,
148*10465441SEvalZero buffer,
149*10465441SEvalZero 256);
150*10465441SEvalZero
151*10465441SEvalZero buffer += 256;
152*10465441SEvalZero page_addr += 256;
153*10465441SEvalZero w25qxx_wait_busy();
154*10465441SEvalZero }
155*10465441SEvalZero
156*10465441SEvalZero send_buffer[0] = CMD_WRDI;
157*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 1);
158*10465441SEvalZero
159*10465441SEvalZero return PAGE_SIZE;
160*10465441SEvalZero }
161*10465441SEvalZero
162*10465441SEvalZero /* RT-Thread device interface */
w25qxx_flash_init(rt_device_t dev)163*10465441SEvalZero static rt_err_t w25qxx_flash_init(rt_device_t dev)
164*10465441SEvalZero {
165*10465441SEvalZero return RT_EOK;
166*10465441SEvalZero }
167*10465441SEvalZero
w25qxx_flash_open(rt_device_t dev,rt_uint16_t oflag)168*10465441SEvalZero static rt_err_t w25qxx_flash_open(rt_device_t dev, rt_uint16_t oflag)
169*10465441SEvalZero {
170*10465441SEvalZero uint8_t send_buffer[3];
171*10465441SEvalZero
172*10465441SEvalZero flash_lock((struct spi_flash_device *)dev);
173*10465441SEvalZero
174*10465441SEvalZero send_buffer[0] = CMD_WREN;
175*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 1);
176*10465441SEvalZero
177*10465441SEvalZero send_buffer[0] = CMD_WRSR;
178*10465441SEvalZero send_buffer[1] = 0;
179*10465441SEvalZero send_buffer[2] = 0;
180*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, send_buffer, 3);
181*10465441SEvalZero
182*10465441SEvalZero w25qxx_wait_busy();
183*10465441SEvalZero
184*10465441SEvalZero flash_unlock((struct spi_flash_device *)dev);
185*10465441SEvalZero
186*10465441SEvalZero return RT_EOK;
187*10465441SEvalZero }
188*10465441SEvalZero
w25qxx_flash_close(rt_device_t dev)189*10465441SEvalZero static rt_err_t w25qxx_flash_close(rt_device_t dev)
190*10465441SEvalZero {
191*10465441SEvalZero return RT_EOK;
192*10465441SEvalZero }
193*10465441SEvalZero
w25qxx_flash_control(rt_device_t dev,int cmd,void * args)194*10465441SEvalZero static rt_err_t w25qxx_flash_control(rt_device_t dev, int cmd, void *args)
195*10465441SEvalZero {
196*10465441SEvalZero RT_ASSERT(dev != RT_NULL);
197*10465441SEvalZero
198*10465441SEvalZero if (cmd == RT_DEVICE_CTRL_BLK_GETGEOME)
199*10465441SEvalZero {
200*10465441SEvalZero struct rt_device_blk_geometry *geometry;
201*10465441SEvalZero
202*10465441SEvalZero geometry = (struct rt_device_blk_geometry *)args;
203*10465441SEvalZero if (geometry == RT_NULL) return -RT_ERROR;
204*10465441SEvalZero
205*10465441SEvalZero geometry->bytes_per_sector = spi_flash_device.geometry.bytes_per_sector;
206*10465441SEvalZero geometry->sector_count = spi_flash_device.geometry.sector_count;
207*10465441SEvalZero geometry->block_size = spi_flash_device.geometry.block_size;
208*10465441SEvalZero }
209*10465441SEvalZero
210*10465441SEvalZero return RT_EOK;
211*10465441SEvalZero }
212*10465441SEvalZero
w25qxx_flash_read(rt_device_t dev,rt_off_t pos,void * buffer,rt_size_t size)213*10465441SEvalZero static rt_size_t w25qxx_flash_read(rt_device_t dev,
214*10465441SEvalZero rt_off_t pos,
215*10465441SEvalZero void* buffer,
216*10465441SEvalZero rt_size_t size)
217*10465441SEvalZero {
218*10465441SEvalZero flash_lock((struct spi_flash_device *)dev);
219*10465441SEvalZero
220*10465441SEvalZero w25qxx_read(pos*spi_flash_device.geometry.bytes_per_sector,
221*10465441SEvalZero buffer,
222*10465441SEvalZero size*spi_flash_device.geometry.bytes_per_sector);
223*10465441SEvalZero
224*10465441SEvalZero flash_unlock((struct spi_flash_device *)dev);
225*10465441SEvalZero
226*10465441SEvalZero return size;
227*10465441SEvalZero }
228*10465441SEvalZero
w25qxx_flash_write(rt_device_t dev,rt_off_t pos,const void * buffer,rt_size_t size)229*10465441SEvalZero static rt_size_t w25qxx_flash_write(rt_device_t dev,
230*10465441SEvalZero rt_off_t pos,
231*10465441SEvalZero const void* buffer,
232*10465441SEvalZero rt_size_t size)
233*10465441SEvalZero {
234*10465441SEvalZero rt_size_t i = 0;
235*10465441SEvalZero rt_size_t block = size;
236*10465441SEvalZero const uint8_t * ptr = buffer;
237*10465441SEvalZero
238*10465441SEvalZero flash_lock((struct spi_flash_device *)dev);
239*10465441SEvalZero
240*10465441SEvalZero while(block--)
241*10465441SEvalZero {
242*10465441SEvalZero w25qxx_page_write((pos + i)*spi_flash_device.geometry.bytes_per_sector,
243*10465441SEvalZero ptr);
244*10465441SEvalZero ptr += PAGE_SIZE;
245*10465441SEvalZero i++;
246*10465441SEvalZero }
247*10465441SEvalZero
248*10465441SEvalZero flash_unlock((struct spi_flash_device *)dev);
249*10465441SEvalZero
250*10465441SEvalZero return size;
251*10465441SEvalZero }
252*10465441SEvalZero
253*10465441SEvalZero #ifdef RT_USING_DEVICE_OPS
254*10465441SEvalZero const static struct rt_device_ops w25qxx_device_ops =
255*10465441SEvalZero {
256*10465441SEvalZero w25qxx_flash_init,
257*10465441SEvalZero w25qxx_flash_open,
258*10465441SEvalZero w25qxx_flash_close,
259*10465441SEvalZero w25qxx_flash_read,
260*10465441SEvalZero w25qxx_flash_write,
261*10465441SEvalZero w25qxx_flash_control
262*10465441SEvalZero };
263*10465441SEvalZero #endif
264*10465441SEvalZero
w25qxx_init(const char * flash_device_name,const char * spi_device_name)265*10465441SEvalZero rt_err_t w25qxx_init(const char * flash_device_name, const char * spi_device_name)
266*10465441SEvalZero {
267*10465441SEvalZero struct rt_spi_device * rt_spi_device;
268*10465441SEvalZero
269*10465441SEvalZero /* initialize mutex */
270*10465441SEvalZero if (rt_mutex_init(&spi_flash_device.lock, spi_device_name, RT_IPC_FLAG_FIFO) != RT_EOK)
271*10465441SEvalZero {
272*10465441SEvalZero rt_kprintf("init sd lock mutex failed\n");
273*10465441SEvalZero return -RT_ENOSYS;
274*10465441SEvalZero }
275*10465441SEvalZero
276*10465441SEvalZero rt_spi_device = (struct rt_spi_device *)rt_device_find(spi_device_name);
277*10465441SEvalZero if(rt_spi_device == RT_NULL)
278*10465441SEvalZero {
279*10465441SEvalZero FLASH_TRACE("spi device %s not found!\r\n", spi_device_name);
280*10465441SEvalZero return -RT_ENOSYS;
281*10465441SEvalZero }
282*10465441SEvalZero spi_flash_device.rt_spi_device = rt_spi_device;
283*10465441SEvalZero
284*10465441SEvalZero /* config spi */
285*10465441SEvalZero {
286*10465441SEvalZero struct rt_spi_configuration cfg;
287*10465441SEvalZero cfg.data_width = 8;
288*10465441SEvalZero cfg.mode = RT_SPI_MODE_0 | RT_SPI_MSB; /* SPI Compatible: Mode 0 and Mode 3 */
289*10465441SEvalZero cfg.max_hz = 50 * 1000 * 1000; /* 50M */
290*10465441SEvalZero rt_spi_configure(spi_flash_device.rt_spi_device, &cfg);
291*10465441SEvalZero }
292*10465441SEvalZero
293*10465441SEvalZero /* init flash */
294*10465441SEvalZero {
295*10465441SEvalZero rt_uint8_t cmd;
296*10465441SEvalZero rt_uint8_t id_recv[3];
297*10465441SEvalZero uint16_t memory_type_capacity;
298*10465441SEvalZero
299*10465441SEvalZero flash_lock(&spi_flash_device);
300*10465441SEvalZero
301*10465441SEvalZero cmd = 0xFF; /* reset SPI FLASH, cancel all cmd in processing. */
302*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, &cmd, 1);
303*10465441SEvalZero
304*10465441SEvalZero cmd = CMD_WRDI;
305*10465441SEvalZero rt_spi_send(spi_flash_device.rt_spi_device, &cmd, 1);
306*10465441SEvalZero
307*10465441SEvalZero /* read flash id */
308*10465441SEvalZero cmd = CMD_JEDEC_ID;
309*10465441SEvalZero rt_spi_send_then_recv(spi_flash_device.rt_spi_device, &cmd, 1, id_recv, 3);
310*10465441SEvalZero
311*10465441SEvalZero flash_unlock(&spi_flash_device);
312*10465441SEvalZero
313*10465441SEvalZero if(id_recv[0] != MF_ID)
314*10465441SEvalZero {
315*10465441SEvalZero FLASH_TRACE("Manufacturers ID error!\r\n");
316*10465441SEvalZero FLASH_TRACE("JEDEC Read-ID Data : %02X %02X %02X\r\n", id_recv[0], id_recv[1], id_recv[2]);
317*10465441SEvalZero return -RT_ENOSYS;
318*10465441SEvalZero }
319*10465441SEvalZero
320*10465441SEvalZero spi_flash_device.geometry.bytes_per_sector = 4096;
321*10465441SEvalZero spi_flash_device.geometry.block_size = 4096; /* block erase: 4k */
322*10465441SEvalZero
323*10465441SEvalZero /* get memory type and capacity */
324*10465441SEvalZero memory_type_capacity = id_recv[1];
325*10465441SEvalZero memory_type_capacity = (memory_type_capacity << 8) | id_recv[2];
326*10465441SEvalZero
327*10465441SEvalZero if(memory_type_capacity == MTC_W25Q128_BV)
328*10465441SEvalZero {
329*10465441SEvalZero FLASH_TRACE("W25Q128BV detection\r\n");
330*10465441SEvalZero spi_flash_device.geometry.sector_count = 4096;
331*10465441SEvalZero }
332*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q64_BV_CV)
333*10465441SEvalZero {
334*10465441SEvalZero FLASH_TRACE("W25Q64BV or W25Q64CV detection\r\n");
335*10465441SEvalZero spi_flash_device.geometry.sector_count = 2048;
336*10465441SEvalZero }
337*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q64_DW)
338*10465441SEvalZero {
339*10465441SEvalZero FLASH_TRACE("W25Q64DW detection\r\n");
340*10465441SEvalZero spi_flash_device.geometry.sector_count = 2048;
341*10465441SEvalZero }
342*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q32_BV)
343*10465441SEvalZero {
344*10465441SEvalZero FLASH_TRACE("W25Q32BV detection\r\n");
345*10465441SEvalZero spi_flash_device.geometry.sector_count = 1024;
346*10465441SEvalZero }
347*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q32_DW)
348*10465441SEvalZero {
349*10465441SEvalZero FLASH_TRACE("W25Q32DW detection\r\n");
350*10465441SEvalZero spi_flash_device.geometry.sector_count = 1024;
351*10465441SEvalZero }
352*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q16_BV_CL_CV)
353*10465441SEvalZero {
354*10465441SEvalZero FLASH_TRACE("W25Q16BV or W25Q16CL or W25Q16CV detection\r\n");
355*10465441SEvalZero spi_flash_device.geometry.sector_count = 512;
356*10465441SEvalZero }
357*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q16_DW)
358*10465441SEvalZero {
359*10465441SEvalZero FLASH_TRACE("W25Q16DW detection\r\n");
360*10465441SEvalZero spi_flash_device.geometry.sector_count = 512;
361*10465441SEvalZero }
362*10465441SEvalZero else if(memory_type_capacity == MTC_W25Q80_BV)
363*10465441SEvalZero {
364*10465441SEvalZero FLASH_TRACE("W25Q80BV detection\r\n");
365*10465441SEvalZero spi_flash_device.geometry.sector_count = 256;
366*10465441SEvalZero }
367*10465441SEvalZero else
368*10465441SEvalZero {
369*10465441SEvalZero FLASH_TRACE("Memory Capacity error!\r\n");
370*10465441SEvalZero return -RT_ENOSYS;
371*10465441SEvalZero }
372*10465441SEvalZero }
373*10465441SEvalZero
374*10465441SEvalZero /* register device */
375*10465441SEvalZero spi_flash_device.flash_device.type = RT_Device_Class_Block;
376*10465441SEvalZero #ifdef RT_USING_DEVICE_OPS
377*10465441SEvalZero spi_flash_device.flash_device.ops = &w25qxx_device_ops;
378*10465441SEvalZero #else
379*10465441SEvalZero spi_flash_device.flash_device.init = w25qxx_flash_init;
380*10465441SEvalZero spi_flash_device.flash_device.open = w25qxx_flash_open;
381*10465441SEvalZero spi_flash_device.flash_device.close = w25qxx_flash_close;
382*10465441SEvalZero spi_flash_device.flash_device.read = w25qxx_flash_read;
383*10465441SEvalZero spi_flash_device.flash_device.write = w25qxx_flash_write;
384*10465441SEvalZero spi_flash_device.flash_device.control = w25qxx_flash_control;
385*10465441SEvalZero #endif
386*10465441SEvalZero /* no private */
387*10465441SEvalZero spi_flash_device.flash_device.user_data = RT_NULL;
388*10465441SEvalZero
389*10465441SEvalZero rt_device_register(&spi_flash_device.flash_device, flash_device_name,
390*10465441SEvalZero RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_STANDALONE);
391*10465441SEvalZero
392*10465441SEvalZero return RT_EOK;
393*10465441SEvalZero }
394