1*10465441SEvalZero /**************************************************************************//**
2*10465441SEvalZero * @file core_cm3.h
3*10465441SEvalZero * @brief CMSIS Cortex-M3 Core Peripheral Access Layer Header File
4*10465441SEvalZero * @version V3.20
5*10465441SEvalZero * @date 25. February 2013
6*10465441SEvalZero *
7*10465441SEvalZero * @note
8*10465441SEvalZero *
9*10465441SEvalZero ******************************************************************************/
10*10465441SEvalZero /* Copyright (c) 2009 - 2013 ARM LIMITED
11*10465441SEvalZero
12*10465441SEvalZero All rights reserved.
13*10465441SEvalZero Redistribution and use in source and binary forms, with or without
14*10465441SEvalZero modification, are permitted provided that the following conditions are met:
15*10465441SEvalZero - Redistributions of source code must retain the above copyright
16*10465441SEvalZero notice, this list of conditions and the following disclaimer.
17*10465441SEvalZero - Redistributions in binary form must reproduce the above copyright
18*10465441SEvalZero notice, this list of conditions and the following disclaimer in the
19*10465441SEvalZero documentation and/or other materials provided with the distribution.
20*10465441SEvalZero - Neither the name of ARM nor the names of its contributors may be used
21*10465441SEvalZero to endorse or promote products derived from this software without
22*10465441SEvalZero specific prior written permission.
23*10465441SEvalZero *
24*10465441SEvalZero THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25*10465441SEvalZero AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26*10465441SEvalZero IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27*10465441SEvalZero ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
28*10465441SEvalZero LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29*10465441SEvalZero CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30*10465441SEvalZero SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31*10465441SEvalZero INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32*10465441SEvalZero CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33*10465441SEvalZero ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34*10465441SEvalZero POSSIBILITY OF SUCH DAMAGE.
35*10465441SEvalZero ---------------------------------------------------------------------------*/
36*10465441SEvalZero
37*10465441SEvalZero
38*10465441SEvalZero #if defined ( __ICCARM__ )
39*10465441SEvalZero #pragma system_include /* treat file as system include file for MISRA check */
40*10465441SEvalZero #endif
41*10465441SEvalZero
42*10465441SEvalZero #ifdef __cplusplus
43*10465441SEvalZero extern "C" {
44*10465441SEvalZero #endif
45*10465441SEvalZero
46*10465441SEvalZero #ifndef __CORE_CM3_H_GENERIC
47*10465441SEvalZero #define __CORE_CM3_H_GENERIC
48*10465441SEvalZero
49*10465441SEvalZero /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
50*10465441SEvalZero CMSIS violates the following MISRA-C:2004 rules:
51*10465441SEvalZero
52*10465441SEvalZero \li Required Rule 8.5, object/function definition in header file.<br>
53*10465441SEvalZero Function definitions in header files are used to allow 'inlining'.
54*10465441SEvalZero
55*10465441SEvalZero \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
56*10465441SEvalZero Unions are used for effective representation of core registers.
57*10465441SEvalZero
58*10465441SEvalZero \li Advisory Rule 19.7, Function-like macro defined.<br>
59*10465441SEvalZero Function-like macros are used to allow more efficient code.
60*10465441SEvalZero */
61*10465441SEvalZero
62*10465441SEvalZero
63*10465441SEvalZero /*******************************************************************************
64*10465441SEvalZero * CMSIS definitions
65*10465441SEvalZero ******************************************************************************/
66*10465441SEvalZero /** \ingroup Cortex_M3
67*10465441SEvalZero @{
68*10465441SEvalZero */
69*10465441SEvalZero
70*10465441SEvalZero /* CMSIS CM3 definitions */
71*10465441SEvalZero #define __CM3_CMSIS_VERSION_MAIN (0x03) /*!< [31:16] CMSIS HAL main version */
72*10465441SEvalZero #define __CM3_CMSIS_VERSION_SUB (0x20) /*!< [15:0] CMSIS HAL sub version */
73*10465441SEvalZero #define __CM3_CMSIS_VERSION ((__CM3_CMSIS_VERSION_MAIN << 16) | \
74*10465441SEvalZero __CM3_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
75*10465441SEvalZero
76*10465441SEvalZero #define __CORTEX_M (0x03) /*!< Cortex-M Core */
77*10465441SEvalZero
78*10465441SEvalZero
79*10465441SEvalZero #if defined ( __CC_ARM )
80*10465441SEvalZero #define __ASM __asm /*!< asm keyword for ARM Compiler */
81*10465441SEvalZero #define __INLINE __inline /*!< inline keyword for ARM Compiler */
82*10465441SEvalZero #define __STATIC_INLINE static __inline
83*10465441SEvalZero
84*10465441SEvalZero #elif defined ( __ICCARM__ )
85*10465441SEvalZero #define __ASM __asm /*!< asm keyword for IAR Compiler */
86*10465441SEvalZero #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
87*10465441SEvalZero #define __STATIC_INLINE static inline
88*10465441SEvalZero
89*10465441SEvalZero #elif defined ( __TMS470__ )
90*10465441SEvalZero #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
91*10465441SEvalZero #define __STATIC_INLINE static inline
92*10465441SEvalZero
93*10465441SEvalZero #elif defined ( __GNUC__ )
94*10465441SEvalZero #define __ASM __asm /*!< asm keyword for GNU Compiler */
95*10465441SEvalZero #define __INLINE inline /*!< inline keyword for GNU Compiler */
96*10465441SEvalZero #define __STATIC_INLINE static inline
97*10465441SEvalZero
98*10465441SEvalZero #elif defined ( __TASKING__ )
99*10465441SEvalZero #define __ASM __asm /*!< asm keyword for TASKING Compiler */
100*10465441SEvalZero #define __INLINE inline /*!< inline keyword for TASKING Compiler */
101*10465441SEvalZero #define __STATIC_INLINE static inline
102*10465441SEvalZero
103*10465441SEvalZero #endif
104*10465441SEvalZero
105*10465441SEvalZero /** __FPU_USED indicates whether an FPU is used or not. This core does not support an FPU at all
106*10465441SEvalZero */
107*10465441SEvalZero #define __FPU_USED 0
108*10465441SEvalZero
109*10465441SEvalZero #if defined ( __CC_ARM )
110*10465441SEvalZero #if defined __TARGET_FPU_VFP
111*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
112*10465441SEvalZero #endif
113*10465441SEvalZero
114*10465441SEvalZero #elif defined ( __ICCARM__ )
115*10465441SEvalZero #if defined __ARMVFP__
116*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
117*10465441SEvalZero #endif
118*10465441SEvalZero
119*10465441SEvalZero #elif defined ( __TMS470__ )
120*10465441SEvalZero #if defined __TI__VFP_SUPPORT____
121*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
122*10465441SEvalZero #endif
123*10465441SEvalZero
124*10465441SEvalZero #elif defined ( __GNUC__ )
125*10465441SEvalZero #if defined (__VFP_FP__) && !defined(__SOFTFP__)
126*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
127*10465441SEvalZero #endif
128*10465441SEvalZero
129*10465441SEvalZero #elif defined ( __TASKING__ )
130*10465441SEvalZero #if defined __FPU_VFP__
131*10465441SEvalZero #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
132*10465441SEvalZero #endif
133*10465441SEvalZero #endif
134*10465441SEvalZero
135*10465441SEvalZero #include <stdint.h> /* standard types definitions */
136*10465441SEvalZero #include <core_cmInstr.h> /* Core Instruction Access */
137*10465441SEvalZero #include <core_cmFunc.h> /* Core Function Access */
138*10465441SEvalZero
139*10465441SEvalZero #endif /* __CORE_CM3_H_GENERIC */
140*10465441SEvalZero
141*10465441SEvalZero #ifndef __CMSIS_GENERIC
142*10465441SEvalZero
143*10465441SEvalZero #ifndef __CORE_CM3_H_DEPENDANT
144*10465441SEvalZero #define __CORE_CM3_H_DEPENDANT
145*10465441SEvalZero
146*10465441SEvalZero /* check device defines and use defaults */
147*10465441SEvalZero #if defined __CHECK_DEVICE_DEFINES
148*10465441SEvalZero #ifndef __CM3_REV
149*10465441SEvalZero #define __CM3_REV 0x0200
150*10465441SEvalZero #warning "__CM3_REV not defined in device header file; using default!"
151*10465441SEvalZero #endif
152*10465441SEvalZero
153*10465441SEvalZero #ifndef __MPU_PRESENT
154*10465441SEvalZero #define __MPU_PRESENT 0
155*10465441SEvalZero #warning "__MPU_PRESENT not defined in device header file; using default!"
156*10465441SEvalZero #endif
157*10465441SEvalZero
158*10465441SEvalZero #ifndef __NVIC_PRIO_BITS
159*10465441SEvalZero #define __NVIC_PRIO_BITS 4
160*10465441SEvalZero #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
161*10465441SEvalZero #endif
162*10465441SEvalZero
163*10465441SEvalZero #ifndef __Vendor_SysTickConfig
164*10465441SEvalZero #define __Vendor_SysTickConfig 0
165*10465441SEvalZero #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
166*10465441SEvalZero #endif
167*10465441SEvalZero #endif
168*10465441SEvalZero
169*10465441SEvalZero /* IO definitions (access restrictions to peripheral registers) */
170*10465441SEvalZero /**
171*10465441SEvalZero \defgroup CMSIS_glob_defs CMSIS Global Defines
172*10465441SEvalZero
173*10465441SEvalZero <strong>IO Type Qualifiers</strong> are used
174*10465441SEvalZero \li to specify the access to peripheral variables.
175*10465441SEvalZero \li for automatic generation of peripheral register debug information.
176*10465441SEvalZero */
177*10465441SEvalZero #ifdef __cplusplus
178*10465441SEvalZero #define __I volatile /*!< Defines 'read only' permissions */
179*10465441SEvalZero #else
180*10465441SEvalZero #define __I volatile const /*!< Defines 'read only' permissions */
181*10465441SEvalZero #endif
182*10465441SEvalZero #define __O volatile /*!< Defines 'write only' permissions */
183*10465441SEvalZero #define __IO volatile /*!< Defines 'read / write' permissions */
184*10465441SEvalZero
185*10465441SEvalZero /*@} end of group Cortex_M3 */
186*10465441SEvalZero
187*10465441SEvalZero
188*10465441SEvalZero
189*10465441SEvalZero /*******************************************************************************
190*10465441SEvalZero * Register Abstraction
191*10465441SEvalZero Core Register contain:
192*10465441SEvalZero - Core Register
193*10465441SEvalZero - Core NVIC Register
194*10465441SEvalZero - Core SCB Register
195*10465441SEvalZero - Core SysTick Register
196*10465441SEvalZero - Core Debug Register
197*10465441SEvalZero - Core MPU Register
198*10465441SEvalZero ******************************************************************************/
199*10465441SEvalZero /** \defgroup CMSIS_core_register Defines and Type Definitions
200*10465441SEvalZero \brief Type definitions and defines for Cortex-M processor based devices.
201*10465441SEvalZero */
202*10465441SEvalZero
203*10465441SEvalZero /** \ingroup CMSIS_core_register
204*10465441SEvalZero \defgroup CMSIS_CORE Status and Control Registers
205*10465441SEvalZero \brief Core Register type definitions.
206*10465441SEvalZero @{
207*10465441SEvalZero */
208*10465441SEvalZero
209*10465441SEvalZero /** \brief Union type to access the Application Program Status Register (APSR).
210*10465441SEvalZero */
211*10465441SEvalZero typedef union
212*10465441SEvalZero {
213*10465441SEvalZero struct
214*10465441SEvalZero {
215*10465441SEvalZero #if (__CORTEX_M != 0x04)
216*10465441SEvalZero uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */
217*10465441SEvalZero #else
218*10465441SEvalZero uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
219*10465441SEvalZero uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
220*10465441SEvalZero uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
221*10465441SEvalZero #endif
222*10465441SEvalZero uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
223*10465441SEvalZero uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
224*10465441SEvalZero uint32_t C:1; /*!< bit: 29 Carry condition code flag */
225*10465441SEvalZero uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
226*10465441SEvalZero uint32_t N:1; /*!< bit: 31 Negative condition code flag */
227*10465441SEvalZero } b; /*!< Structure used for bit access */
228*10465441SEvalZero uint32_t w; /*!< Type used for word access */
229*10465441SEvalZero } APSR_Type;
230*10465441SEvalZero
231*10465441SEvalZero
232*10465441SEvalZero /** \brief Union type to access the Interrupt Program Status Register (IPSR).
233*10465441SEvalZero */
234*10465441SEvalZero typedef union
235*10465441SEvalZero {
236*10465441SEvalZero struct
237*10465441SEvalZero {
238*10465441SEvalZero uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
239*10465441SEvalZero uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
240*10465441SEvalZero } b; /*!< Structure used for bit access */
241*10465441SEvalZero uint32_t w; /*!< Type used for word access */
242*10465441SEvalZero } IPSR_Type;
243*10465441SEvalZero
244*10465441SEvalZero
245*10465441SEvalZero /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
246*10465441SEvalZero */
247*10465441SEvalZero typedef union
248*10465441SEvalZero {
249*10465441SEvalZero struct
250*10465441SEvalZero {
251*10465441SEvalZero uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
252*10465441SEvalZero #if (__CORTEX_M != 0x04)
253*10465441SEvalZero uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
254*10465441SEvalZero #else
255*10465441SEvalZero uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
256*10465441SEvalZero uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
257*10465441SEvalZero uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
258*10465441SEvalZero #endif
259*10465441SEvalZero uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
260*10465441SEvalZero uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
261*10465441SEvalZero uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
262*10465441SEvalZero uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
263*10465441SEvalZero uint32_t C:1; /*!< bit: 29 Carry condition code flag */
264*10465441SEvalZero uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
265*10465441SEvalZero uint32_t N:1; /*!< bit: 31 Negative condition code flag */
266*10465441SEvalZero } b; /*!< Structure used for bit access */
267*10465441SEvalZero uint32_t w; /*!< Type used for word access */
268*10465441SEvalZero } xPSR_Type;
269*10465441SEvalZero
270*10465441SEvalZero
271*10465441SEvalZero /** \brief Union type to access the Control Registers (CONTROL).
272*10465441SEvalZero */
273*10465441SEvalZero typedef union
274*10465441SEvalZero {
275*10465441SEvalZero struct
276*10465441SEvalZero {
277*10465441SEvalZero uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
278*10465441SEvalZero uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
279*10465441SEvalZero uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
280*10465441SEvalZero uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
281*10465441SEvalZero } b; /*!< Structure used for bit access */
282*10465441SEvalZero uint32_t w; /*!< Type used for word access */
283*10465441SEvalZero } CONTROL_Type;
284*10465441SEvalZero
285*10465441SEvalZero /*@} end of group CMSIS_CORE */
286*10465441SEvalZero
287*10465441SEvalZero
288*10465441SEvalZero /** \ingroup CMSIS_core_register
289*10465441SEvalZero \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
290*10465441SEvalZero \brief Type definitions for the NVIC Registers
291*10465441SEvalZero @{
292*10465441SEvalZero */
293*10465441SEvalZero
294*10465441SEvalZero /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
295*10465441SEvalZero */
296*10465441SEvalZero typedef struct
297*10465441SEvalZero {
298*10465441SEvalZero __IO uint32_t ISER[8]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
299*10465441SEvalZero uint32_t RESERVED0[24];
300*10465441SEvalZero __IO uint32_t ICER[8]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
301*10465441SEvalZero uint32_t RSERVED1[24];
302*10465441SEvalZero __IO uint32_t ISPR[8]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
303*10465441SEvalZero uint32_t RESERVED2[24];
304*10465441SEvalZero __IO uint32_t ICPR[8]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
305*10465441SEvalZero uint32_t RESERVED3[24];
306*10465441SEvalZero __IO uint32_t IABR[8]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
307*10465441SEvalZero uint32_t RESERVED4[56];
308*10465441SEvalZero __IO uint8_t IP[240]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
309*10465441SEvalZero uint32_t RESERVED5[644];
310*10465441SEvalZero __O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
311*10465441SEvalZero } NVIC_Type;
312*10465441SEvalZero
313*10465441SEvalZero /* Software Triggered Interrupt Register Definitions */
314*10465441SEvalZero #define NVIC_STIR_INTID_Pos 0 /*!< STIR: INTLINESNUM Position */
315*10465441SEvalZero #define NVIC_STIR_INTID_Msk (0x1FFUL << NVIC_STIR_INTID_Pos) /*!< STIR: INTLINESNUM Mask */
316*10465441SEvalZero
317*10465441SEvalZero /*@} end of group CMSIS_NVIC */
318*10465441SEvalZero
319*10465441SEvalZero
320*10465441SEvalZero /** \ingroup CMSIS_core_register
321*10465441SEvalZero \defgroup CMSIS_SCB System Control Block (SCB)
322*10465441SEvalZero \brief Type definitions for the System Control Block Registers
323*10465441SEvalZero @{
324*10465441SEvalZero */
325*10465441SEvalZero
326*10465441SEvalZero /** \brief Structure type to access the System Control Block (SCB).
327*10465441SEvalZero */
328*10465441SEvalZero typedef struct
329*10465441SEvalZero {
330*10465441SEvalZero __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
331*10465441SEvalZero __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
332*10465441SEvalZero __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
333*10465441SEvalZero __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
334*10465441SEvalZero __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
335*10465441SEvalZero __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
336*10465441SEvalZero __IO uint8_t SHP[12]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
337*10465441SEvalZero __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
338*10465441SEvalZero __IO uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
339*10465441SEvalZero __IO uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
340*10465441SEvalZero __IO uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
341*10465441SEvalZero __IO uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
342*10465441SEvalZero __IO uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
343*10465441SEvalZero __IO uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
344*10465441SEvalZero __I uint32_t PFR[2]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
345*10465441SEvalZero __I uint32_t DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
346*10465441SEvalZero __I uint32_t ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
347*10465441SEvalZero __I uint32_t MMFR[4]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
348*10465441SEvalZero __I uint32_t ISAR[5]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
349*10465441SEvalZero uint32_t RESERVED0[5];
350*10465441SEvalZero __IO uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
351*10465441SEvalZero } SCB_Type;
352*10465441SEvalZero
353*10465441SEvalZero /* SCB CPUID Register Definitions */
354*10465441SEvalZero #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
355*10465441SEvalZero #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
356*10465441SEvalZero
357*10465441SEvalZero #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
358*10465441SEvalZero #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
359*10465441SEvalZero
360*10465441SEvalZero #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
361*10465441SEvalZero #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
362*10465441SEvalZero
363*10465441SEvalZero #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
364*10465441SEvalZero #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
365*10465441SEvalZero
366*10465441SEvalZero #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
367*10465441SEvalZero #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos) /*!< SCB CPUID: REVISION Mask */
368*10465441SEvalZero
369*10465441SEvalZero /* SCB Interrupt Control State Register Definitions */
370*10465441SEvalZero #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
371*10465441SEvalZero #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
372*10465441SEvalZero
373*10465441SEvalZero #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
374*10465441SEvalZero #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
375*10465441SEvalZero
376*10465441SEvalZero #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
377*10465441SEvalZero #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
378*10465441SEvalZero
379*10465441SEvalZero #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
380*10465441SEvalZero #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
381*10465441SEvalZero
382*10465441SEvalZero #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
383*10465441SEvalZero #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
384*10465441SEvalZero
385*10465441SEvalZero #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
386*10465441SEvalZero #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
387*10465441SEvalZero
388*10465441SEvalZero #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
389*10465441SEvalZero #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
390*10465441SEvalZero
391*10465441SEvalZero #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
392*10465441SEvalZero #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
393*10465441SEvalZero
394*10465441SEvalZero #define SCB_ICSR_RETTOBASE_Pos 11 /*!< SCB ICSR: RETTOBASE Position */
395*10465441SEvalZero #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
396*10465441SEvalZero
397*10465441SEvalZero #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
398*10465441SEvalZero #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos) /*!< SCB ICSR: VECTACTIVE Mask */
399*10465441SEvalZero
400*10465441SEvalZero /* SCB Vector Table Offset Register Definitions */
401*10465441SEvalZero #if (__CM3_REV < 0x0201) /* core r2p1 */
402*10465441SEvalZero #define SCB_VTOR_TBLBASE_Pos 29 /*!< SCB VTOR: TBLBASE Position */
403*10465441SEvalZero #define SCB_VTOR_TBLBASE_Msk (1UL << SCB_VTOR_TBLBASE_Pos) /*!< SCB VTOR: TBLBASE Mask */
404*10465441SEvalZero
405*10465441SEvalZero #define SCB_VTOR_TBLOFF_Pos 7 /*!< SCB VTOR: TBLOFF Position */
406*10465441SEvalZero #define SCB_VTOR_TBLOFF_Msk (0x3FFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
407*10465441SEvalZero #else
408*10465441SEvalZero #define SCB_VTOR_TBLOFF_Pos 7 /*!< SCB VTOR: TBLOFF Position */
409*10465441SEvalZero #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
410*10465441SEvalZero #endif
411*10465441SEvalZero
412*10465441SEvalZero /* SCB Application Interrupt and Reset Control Register Definitions */
413*10465441SEvalZero #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
414*10465441SEvalZero #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
415*10465441SEvalZero
416*10465441SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
417*10465441SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
418*10465441SEvalZero
419*10465441SEvalZero #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
420*10465441SEvalZero #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
421*10465441SEvalZero
422*10465441SEvalZero #define SCB_AIRCR_PRIGROUP_Pos 8 /*!< SCB AIRCR: PRIGROUP Position */
423*10465441SEvalZero #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
424*10465441SEvalZero
425*10465441SEvalZero #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
426*10465441SEvalZero #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
427*10465441SEvalZero
428*10465441SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
429*10465441SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
430*10465441SEvalZero
431*10465441SEvalZero #define SCB_AIRCR_VECTRESET_Pos 0 /*!< SCB AIRCR: VECTRESET Position */
432*10465441SEvalZero #define SCB_AIRCR_VECTRESET_Msk (1UL << SCB_AIRCR_VECTRESET_Pos) /*!< SCB AIRCR: VECTRESET Mask */
433*10465441SEvalZero
434*10465441SEvalZero /* SCB System Control Register Definitions */
435*10465441SEvalZero #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
436*10465441SEvalZero #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
437*10465441SEvalZero
438*10465441SEvalZero #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
439*10465441SEvalZero #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
440*10465441SEvalZero
441*10465441SEvalZero #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
442*10465441SEvalZero #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
443*10465441SEvalZero
444*10465441SEvalZero /* SCB Configuration Control Register Definitions */
445*10465441SEvalZero #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
446*10465441SEvalZero #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
447*10465441SEvalZero
448*10465441SEvalZero #define SCB_CCR_BFHFNMIGN_Pos 8 /*!< SCB CCR: BFHFNMIGN Position */
449*10465441SEvalZero #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
450*10465441SEvalZero
451*10465441SEvalZero #define SCB_CCR_DIV_0_TRP_Pos 4 /*!< SCB CCR: DIV_0_TRP Position */
452*10465441SEvalZero #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
453*10465441SEvalZero
454*10465441SEvalZero #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
455*10465441SEvalZero #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
456*10465441SEvalZero
457*10465441SEvalZero #define SCB_CCR_USERSETMPEND_Pos 1 /*!< SCB CCR: USERSETMPEND Position */
458*10465441SEvalZero #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
459*10465441SEvalZero
460*10465441SEvalZero #define SCB_CCR_NONBASETHRDENA_Pos 0 /*!< SCB CCR: NONBASETHRDENA Position */
461*10465441SEvalZero #define SCB_CCR_NONBASETHRDENA_Msk (1UL << SCB_CCR_NONBASETHRDENA_Pos) /*!< SCB CCR: NONBASETHRDENA Mask */
462*10465441SEvalZero
463*10465441SEvalZero /* SCB System Handler Control and State Register Definitions */
464*10465441SEvalZero #define SCB_SHCSR_USGFAULTENA_Pos 18 /*!< SCB SHCSR: USGFAULTENA Position */
465*10465441SEvalZero #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
466*10465441SEvalZero
467*10465441SEvalZero #define SCB_SHCSR_BUSFAULTENA_Pos 17 /*!< SCB SHCSR: BUSFAULTENA Position */
468*10465441SEvalZero #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
469*10465441SEvalZero
470*10465441SEvalZero #define SCB_SHCSR_MEMFAULTENA_Pos 16 /*!< SCB SHCSR: MEMFAULTENA Position */
471*10465441SEvalZero #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
472*10465441SEvalZero
473*10465441SEvalZero #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
474*10465441SEvalZero #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
475*10465441SEvalZero
476*10465441SEvalZero #define SCB_SHCSR_BUSFAULTPENDED_Pos 14 /*!< SCB SHCSR: BUSFAULTPENDED Position */
477*10465441SEvalZero #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
478*10465441SEvalZero
479*10465441SEvalZero #define SCB_SHCSR_MEMFAULTPENDED_Pos 13 /*!< SCB SHCSR: MEMFAULTPENDED Position */
480*10465441SEvalZero #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
481*10465441SEvalZero
482*10465441SEvalZero #define SCB_SHCSR_USGFAULTPENDED_Pos 12 /*!< SCB SHCSR: USGFAULTPENDED Position */
483*10465441SEvalZero #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
484*10465441SEvalZero
485*10465441SEvalZero #define SCB_SHCSR_SYSTICKACT_Pos 11 /*!< SCB SHCSR: SYSTICKACT Position */
486*10465441SEvalZero #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
487*10465441SEvalZero
488*10465441SEvalZero #define SCB_SHCSR_PENDSVACT_Pos 10 /*!< SCB SHCSR: PENDSVACT Position */
489*10465441SEvalZero #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
490*10465441SEvalZero
491*10465441SEvalZero #define SCB_SHCSR_MONITORACT_Pos 8 /*!< SCB SHCSR: MONITORACT Position */
492*10465441SEvalZero #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
493*10465441SEvalZero
494*10465441SEvalZero #define SCB_SHCSR_SVCALLACT_Pos 7 /*!< SCB SHCSR: SVCALLACT Position */
495*10465441SEvalZero #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
496*10465441SEvalZero
497*10465441SEvalZero #define SCB_SHCSR_USGFAULTACT_Pos 3 /*!< SCB SHCSR: USGFAULTACT Position */
498*10465441SEvalZero #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
499*10465441SEvalZero
500*10465441SEvalZero #define SCB_SHCSR_BUSFAULTACT_Pos 1 /*!< SCB SHCSR: BUSFAULTACT Position */
501*10465441SEvalZero #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
502*10465441SEvalZero
503*10465441SEvalZero #define SCB_SHCSR_MEMFAULTACT_Pos 0 /*!< SCB SHCSR: MEMFAULTACT Position */
504*10465441SEvalZero #define SCB_SHCSR_MEMFAULTACT_Msk (1UL << SCB_SHCSR_MEMFAULTACT_Pos) /*!< SCB SHCSR: MEMFAULTACT Mask */
505*10465441SEvalZero
506*10465441SEvalZero /* SCB Configurable Fault Status Registers Definitions */
507*10465441SEvalZero #define SCB_CFSR_USGFAULTSR_Pos 16 /*!< SCB CFSR: Usage Fault Status Register Position */
508*10465441SEvalZero #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
509*10465441SEvalZero
510*10465441SEvalZero #define SCB_CFSR_BUSFAULTSR_Pos 8 /*!< SCB CFSR: Bus Fault Status Register Position */
511*10465441SEvalZero #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
512*10465441SEvalZero
513*10465441SEvalZero #define SCB_CFSR_MEMFAULTSR_Pos 0 /*!< SCB CFSR: Memory Manage Fault Status Register Position */
514*10465441SEvalZero #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL << SCB_CFSR_MEMFAULTSR_Pos) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
515*10465441SEvalZero
516*10465441SEvalZero /* SCB Hard Fault Status Registers Definitions */
517*10465441SEvalZero #define SCB_HFSR_DEBUGEVT_Pos 31 /*!< SCB HFSR: DEBUGEVT Position */
518*10465441SEvalZero #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
519*10465441SEvalZero
520*10465441SEvalZero #define SCB_HFSR_FORCED_Pos 30 /*!< SCB HFSR: FORCED Position */
521*10465441SEvalZero #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
522*10465441SEvalZero
523*10465441SEvalZero #define SCB_HFSR_VECTTBL_Pos 1 /*!< SCB HFSR: VECTTBL Position */
524*10465441SEvalZero #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
525*10465441SEvalZero
526*10465441SEvalZero /* SCB Debug Fault Status Register Definitions */
527*10465441SEvalZero #define SCB_DFSR_EXTERNAL_Pos 4 /*!< SCB DFSR: EXTERNAL Position */
528*10465441SEvalZero #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
529*10465441SEvalZero
530*10465441SEvalZero #define SCB_DFSR_VCATCH_Pos 3 /*!< SCB DFSR: VCATCH Position */
531*10465441SEvalZero #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
532*10465441SEvalZero
533*10465441SEvalZero #define SCB_DFSR_DWTTRAP_Pos 2 /*!< SCB DFSR: DWTTRAP Position */
534*10465441SEvalZero #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
535*10465441SEvalZero
536*10465441SEvalZero #define SCB_DFSR_BKPT_Pos 1 /*!< SCB DFSR: BKPT Position */
537*10465441SEvalZero #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
538*10465441SEvalZero
539*10465441SEvalZero #define SCB_DFSR_HALTED_Pos 0 /*!< SCB DFSR: HALTED Position */
540*10465441SEvalZero #define SCB_DFSR_HALTED_Msk (1UL << SCB_DFSR_HALTED_Pos) /*!< SCB DFSR: HALTED Mask */
541*10465441SEvalZero
542*10465441SEvalZero /*@} end of group CMSIS_SCB */
543*10465441SEvalZero
544*10465441SEvalZero
545*10465441SEvalZero /** \ingroup CMSIS_core_register
546*10465441SEvalZero \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
547*10465441SEvalZero \brief Type definitions for the System Control and ID Register not in the SCB
548*10465441SEvalZero @{
549*10465441SEvalZero */
550*10465441SEvalZero
551*10465441SEvalZero /** \brief Structure type to access the System Control and ID Register not in the SCB.
552*10465441SEvalZero */
553*10465441SEvalZero typedef struct
554*10465441SEvalZero {
555*10465441SEvalZero uint32_t RESERVED0[1];
556*10465441SEvalZero __I uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
557*10465441SEvalZero #if ((defined __CM3_REV) && (__CM3_REV >= 0x200))
558*10465441SEvalZero __IO uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
559*10465441SEvalZero #else
560*10465441SEvalZero uint32_t RESERVED1[1];
561*10465441SEvalZero #endif
562*10465441SEvalZero } SCnSCB_Type;
563*10465441SEvalZero
564*10465441SEvalZero /* Interrupt Controller Type Register Definitions */
565*10465441SEvalZero #define SCnSCB_ICTR_INTLINESNUM_Pos 0 /*!< ICTR: INTLINESNUM Position */
566*10465441SEvalZero #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL << SCnSCB_ICTR_INTLINESNUM_Pos) /*!< ICTR: INTLINESNUM Mask */
567*10465441SEvalZero
568*10465441SEvalZero /* Auxiliary Control Register Definitions */
569*10465441SEvalZero
570*10465441SEvalZero #define SCnSCB_ACTLR_DISFOLD_Pos 2 /*!< ACTLR: DISFOLD Position */
571*10465441SEvalZero #define SCnSCB_ACTLR_DISFOLD_Msk (1UL << SCnSCB_ACTLR_DISFOLD_Pos) /*!< ACTLR: DISFOLD Mask */
572*10465441SEvalZero
573*10465441SEvalZero #define SCnSCB_ACTLR_DISDEFWBUF_Pos 1 /*!< ACTLR: DISDEFWBUF Position */
574*10465441SEvalZero #define SCnSCB_ACTLR_DISDEFWBUF_Msk (1UL << SCnSCB_ACTLR_DISDEFWBUF_Pos) /*!< ACTLR: DISDEFWBUF Mask */
575*10465441SEvalZero
576*10465441SEvalZero #define SCnSCB_ACTLR_DISMCYCINT_Pos 0 /*!< ACTLR: DISMCYCINT Position */
577*10465441SEvalZero #define SCnSCB_ACTLR_DISMCYCINT_Msk (1UL << SCnSCB_ACTLR_DISMCYCINT_Pos) /*!< ACTLR: DISMCYCINT Mask */
578*10465441SEvalZero
579*10465441SEvalZero /*@} end of group CMSIS_SCnotSCB */
580*10465441SEvalZero
581*10465441SEvalZero
582*10465441SEvalZero /** \ingroup CMSIS_core_register
583*10465441SEvalZero \defgroup CMSIS_SysTick System Tick Timer (SysTick)
584*10465441SEvalZero \brief Type definitions for the System Timer Registers.
585*10465441SEvalZero @{
586*10465441SEvalZero */
587*10465441SEvalZero
588*10465441SEvalZero /** \brief Structure type to access the System Timer (SysTick).
589*10465441SEvalZero */
590*10465441SEvalZero typedef struct
591*10465441SEvalZero {
592*10465441SEvalZero __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
593*10465441SEvalZero __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
594*10465441SEvalZero __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
595*10465441SEvalZero __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
596*10465441SEvalZero } SysTick_Type;
597*10465441SEvalZero
598*10465441SEvalZero /* SysTick Control / Status Register Definitions */
599*10465441SEvalZero #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
600*10465441SEvalZero #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
601*10465441SEvalZero
602*10465441SEvalZero #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
603*10465441SEvalZero #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
604*10465441SEvalZero
605*10465441SEvalZero #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
606*10465441SEvalZero #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
607*10465441SEvalZero
608*10465441SEvalZero #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
609*10465441SEvalZero #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos) /*!< SysTick CTRL: ENABLE Mask */
610*10465441SEvalZero
611*10465441SEvalZero /* SysTick Reload Register Definitions */
612*10465441SEvalZero #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
613*10465441SEvalZero #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos) /*!< SysTick LOAD: RELOAD Mask */
614*10465441SEvalZero
615*10465441SEvalZero /* SysTick Current Register Definitions */
616*10465441SEvalZero #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
617*10465441SEvalZero #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick VAL: CURRENT Mask */
618*10465441SEvalZero
619*10465441SEvalZero /* SysTick Calibration Register Definitions */
620*10465441SEvalZero #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
621*10465441SEvalZero #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
622*10465441SEvalZero
623*10465441SEvalZero #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
624*10465441SEvalZero #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
625*10465441SEvalZero
626*10465441SEvalZero #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
627*10465441SEvalZero #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick CALIB: TENMS Mask */
628*10465441SEvalZero
629*10465441SEvalZero /*@} end of group CMSIS_SysTick */
630*10465441SEvalZero
631*10465441SEvalZero
632*10465441SEvalZero /** \ingroup CMSIS_core_register
633*10465441SEvalZero \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
634*10465441SEvalZero \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
635*10465441SEvalZero @{
636*10465441SEvalZero */
637*10465441SEvalZero
638*10465441SEvalZero /** \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
639*10465441SEvalZero */
640*10465441SEvalZero typedef struct
641*10465441SEvalZero {
642*10465441SEvalZero __O union
643*10465441SEvalZero {
644*10465441SEvalZero __O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
645*10465441SEvalZero __O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
646*10465441SEvalZero __O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
647*10465441SEvalZero } PORT [32]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
648*10465441SEvalZero uint32_t RESERVED0[864];
649*10465441SEvalZero __IO uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
650*10465441SEvalZero uint32_t RESERVED1[15];
651*10465441SEvalZero __IO uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
652*10465441SEvalZero uint32_t RESERVED2[15];
653*10465441SEvalZero __IO uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
654*10465441SEvalZero uint32_t RESERVED3[29];
655*10465441SEvalZero __O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */
656*10465441SEvalZero __I uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */
657*10465441SEvalZero __IO uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */
658*10465441SEvalZero uint32_t RESERVED4[43];
659*10465441SEvalZero __O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
660*10465441SEvalZero __I uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
661*10465441SEvalZero uint32_t RESERVED5[6];
662*10465441SEvalZero __I uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
663*10465441SEvalZero __I uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
664*10465441SEvalZero __I uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
665*10465441SEvalZero __I uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
666*10465441SEvalZero __I uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
667*10465441SEvalZero __I uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
668*10465441SEvalZero __I uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
669*10465441SEvalZero __I uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
670*10465441SEvalZero __I uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
671*10465441SEvalZero __I uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
672*10465441SEvalZero __I uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
673*10465441SEvalZero __I uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
674*10465441SEvalZero } ITM_Type;
675*10465441SEvalZero
676*10465441SEvalZero /* ITM Trace Privilege Register Definitions */
677*10465441SEvalZero #define ITM_TPR_PRIVMASK_Pos 0 /*!< ITM TPR: PRIVMASK Position */
678*10465441SEvalZero #define ITM_TPR_PRIVMASK_Msk (0xFUL << ITM_TPR_PRIVMASK_Pos) /*!< ITM TPR: PRIVMASK Mask */
679*10465441SEvalZero
680*10465441SEvalZero /* ITM Trace Control Register Definitions */
681*10465441SEvalZero #define ITM_TCR_BUSY_Pos 23 /*!< ITM TCR: BUSY Position */
682*10465441SEvalZero #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
683*10465441SEvalZero
684*10465441SEvalZero #define ITM_TCR_TraceBusID_Pos 16 /*!< ITM TCR: ATBID Position */
685*10465441SEvalZero #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */
686*10465441SEvalZero
687*10465441SEvalZero #define ITM_TCR_GTSFREQ_Pos 10 /*!< ITM TCR: Global timestamp frequency Position */
688*10465441SEvalZero #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
689*10465441SEvalZero
690*10465441SEvalZero #define ITM_TCR_TSPrescale_Pos 8 /*!< ITM TCR: TSPrescale Position */
691*10465441SEvalZero #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */
692*10465441SEvalZero
693*10465441SEvalZero #define ITM_TCR_SWOENA_Pos 4 /*!< ITM TCR: SWOENA Position */
694*10465441SEvalZero #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
695*10465441SEvalZero
696*10465441SEvalZero #define ITM_TCR_DWTENA_Pos 3 /*!< ITM TCR: DWTENA Position */
697*10465441SEvalZero #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
698*10465441SEvalZero
699*10465441SEvalZero #define ITM_TCR_SYNCENA_Pos 2 /*!< ITM TCR: SYNCENA Position */
700*10465441SEvalZero #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
701*10465441SEvalZero
702*10465441SEvalZero #define ITM_TCR_TSENA_Pos 1 /*!< ITM TCR: TSENA Position */
703*10465441SEvalZero #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
704*10465441SEvalZero
705*10465441SEvalZero #define ITM_TCR_ITMENA_Pos 0 /*!< ITM TCR: ITM Enable bit Position */
706*10465441SEvalZero #define ITM_TCR_ITMENA_Msk (1UL << ITM_TCR_ITMENA_Pos) /*!< ITM TCR: ITM Enable bit Mask */
707*10465441SEvalZero
708*10465441SEvalZero /* ITM Integration Write Register Definitions */
709*10465441SEvalZero #define ITM_IWR_ATVALIDM_Pos 0 /*!< ITM IWR: ATVALIDM Position */
710*10465441SEvalZero #define ITM_IWR_ATVALIDM_Msk (1UL << ITM_IWR_ATVALIDM_Pos) /*!< ITM IWR: ATVALIDM Mask */
711*10465441SEvalZero
712*10465441SEvalZero /* ITM Integration Read Register Definitions */
713*10465441SEvalZero #define ITM_IRR_ATREADYM_Pos 0 /*!< ITM IRR: ATREADYM Position */
714*10465441SEvalZero #define ITM_IRR_ATREADYM_Msk (1UL << ITM_IRR_ATREADYM_Pos) /*!< ITM IRR: ATREADYM Mask */
715*10465441SEvalZero
716*10465441SEvalZero /* ITM Integration Mode Control Register Definitions */
717*10465441SEvalZero #define ITM_IMCR_INTEGRATION_Pos 0 /*!< ITM IMCR: INTEGRATION Position */
718*10465441SEvalZero #define ITM_IMCR_INTEGRATION_Msk (1UL << ITM_IMCR_INTEGRATION_Pos) /*!< ITM IMCR: INTEGRATION Mask */
719*10465441SEvalZero
720*10465441SEvalZero /* ITM Lock Status Register Definitions */
721*10465441SEvalZero #define ITM_LSR_ByteAcc_Pos 2 /*!< ITM LSR: ByteAcc Position */
722*10465441SEvalZero #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
723*10465441SEvalZero
724*10465441SEvalZero #define ITM_LSR_Access_Pos 1 /*!< ITM LSR: Access Position */
725*10465441SEvalZero #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
726*10465441SEvalZero
727*10465441SEvalZero #define ITM_LSR_Present_Pos 0 /*!< ITM LSR: Present Position */
728*10465441SEvalZero #define ITM_LSR_Present_Msk (1UL << ITM_LSR_Present_Pos) /*!< ITM LSR: Present Mask */
729*10465441SEvalZero
730*10465441SEvalZero /*@}*/ /* end of group CMSIS_ITM */
731*10465441SEvalZero
732*10465441SEvalZero
733*10465441SEvalZero /** \ingroup CMSIS_core_register
734*10465441SEvalZero \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
735*10465441SEvalZero \brief Type definitions for the Data Watchpoint and Trace (DWT)
736*10465441SEvalZero @{
737*10465441SEvalZero */
738*10465441SEvalZero
739*10465441SEvalZero /** \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
740*10465441SEvalZero */
741*10465441SEvalZero typedef struct
742*10465441SEvalZero {
743*10465441SEvalZero __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
744*10465441SEvalZero __IO uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
745*10465441SEvalZero __IO uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
746*10465441SEvalZero __IO uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
747*10465441SEvalZero __IO uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
748*10465441SEvalZero __IO uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
749*10465441SEvalZero __IO uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
750*10465441SEvalZero __I uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
751*10465441SEvalZero __IO uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
752*10465441SEvalZero __IO uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */
753*10465441SEvalZero __IO uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
754*10465441SEvalZero uint32_t RESERVED0[1];
755*10465441SEvalZero __IO uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
756*10465441SEvalZero __IO uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */
757*10465441SEvalZero __IO uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
758*10465441SEvalZero uint32_t RESERVED1[1];
759*10465441SEvalZero __IO uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
760*10465441SEvalZero __IO uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */
761*10465441SEvalZero __IO uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
762*10465441SEvalZero uint32_t RESERVED2[1];
763*10465441SEvalZero __IO uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
764*10465441SEvalZero __IO uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */
765*10465441SEvalZero __IO uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
766*10465441SEvalZero } DWT_Type;
767*10465441SEvalZero
768*10465441SEvalZero /* DWT Control Register Definitions */
769*10465441SEvalZero #define DWT_CTRL_NUMCOMP_Pos 28 /*!< DWT CTRL: NUMCOMP Position */
770*10465441SEvalZero #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
771*10465441SEvalZero
772*10465441SEvalZero #define DWT_CTRL_NOTRCPKT_Pos 27 /*!< DWT CTRL: NOTRCPKT Position */
773*10465441SEvalZero #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
774*10465441SEvalZero
775*10465441SEvalZero #define DWT_CTRL_NOEXTTRIG_Pos 26 /*!< DWT CTRL: NOEXTTRIG Position */
776*10465441SEvalZero #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
777*10465441SEvalZero
778*10465441SEvalZero #define DWT_CTRL_NOCYCCNT_Pos 25 /*!< DWT CTRL: NOCYCCNT Position */
779*10465441SEvalZero #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
780*10465441SEvalZero
781*10465441SEvalZero #define DWT_CTRL_NOPRFCNT_Pos 24 /*!< DWT CTRL: NOPRFCNT Position */
782*10465441SEvalZero #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
783*10465441SEvalZero
784*10465441SEvalZero #define DWT_CTRL_CYCEVTENA_Pos 22 /*!< DWT CTRL: CYCEVTENA Position */
785*10465441SEvalZero #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
786*10465441SEvalZero
787*10465441SEvalZero #define DWT_CTRL_FOLDEVTENA_Pos 21 /*!< DWT CTRL: FOLDEVTENA Position */
788*10465441SEvalZero #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
789*10465441SEvalZero
790*10465441SEvalZero #define DWT_CTRL_LSUEVTENA_Pos 20 /*!< DWT CTRL: LSUEVTENA Position */
791*10465441SEvalZero #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
792*10465441SEvalZero
793*10465441SEvalZero #define DWT_CTRL_SLEEPEVTENA_Pos 19 /*!< DWT CTRL: SLEEPEVTENA Position */
794*10465441SEvalZero #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
795*10465441SEvalZero
796*10465441SEvalZero #define DWT_CTRL_EXCEVTENA_Pos 18 /*!< DWT CTRL: EXCEVTENA Position */
797*10465441SEvalZero #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
798*10465441SEvalZero
799*10465441SEvalZero #define DWT_CTRL_CPIEVTENA_Pos 17 /*!< DWT CTRL: CPIEVTENA Position */
800*10465441SEvalZero #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
801*10465441SEvalZero
802*10465441SEvalZero #define DWT_CTRL_EXCTRCENA_Pos 16 /*!< DWT CTRL: EXCTRCENA Position */
803*10465441SEvalZero #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
804*10465441SEvalZero
805*10465441SEvalZero #define DWT_CTRL_PCSAMPLENA_Pos 12 /*!< DWT CTRL: PCSAMPLENA Position */
806*10465441SEvalZero #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
807*10465441SEvalZero
808*10465441SEvalZero #define DWT_CTRL_SYNCTAP_Pos 10 /*!< DWT CTRL: SYNCTAP Position */
809*10465441SEvalZero #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
810*10465441SEvalZero
811*10465441SEvalZero #define DWT_CTRL_CYCTAP_Pos 9 /*!< DWT CTRL: CYCTAP Position */
812*10465441SEvalZero #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
813*10465441SEvalZero
814*10465441SEvalZero #define DWT_CTRL_POSTINIT_Pos 5 /*!< DWT CTRL: POSTINIT Position */
815*10465441SEvalZero #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
816*10465441SEvalZero
817*10465441SEvalZero #define DWT_CTRL_POSTPRESET_Pos 1 /*!< DWT CTRL: POSTPRESET Position */
818*10465441SEvalZero #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
819*10465441SEvalZero
820*10465441SEvalZero #define DWT_CTRL_CYCCNTENA_Pos 0 /*!< DWT CTRL: CYCCNTENA Position */
821*10465441SEvalZero #define DWT_CTRL_CYCCNTENA_Msk (0x1UL << DWT_CTRL_CYCCNTENA_Pos) /*!< DWT CTRL: CYCCNTENA Mask */
822*10465441SEvalZero
823*10465441SEvalZero /* DWT CPI Count Register Definitions */
824*10465441SEvalZero #define DWT_CPICNT_CPICNT_Pos 0 /*!< DWT CPICNT: CPICNT Position */
825*10465441SEvalZero #define DWT_CPICNT_CPICNT_Msk (0xFFUL << DWT_CPICNT_CPICNT_Pos) /*!< DWT CPICNT: CPICNT Mask */
826*10465441SEvalZero
827*10465441SEvalZero /* DWT Exception Overhead Count Register Definitions */
828*10465441SEvalZero #define DWT_EXCCNT_EXCCNT_Pos 0 /*!< DWT EXCCNT: EXCCNT Position */
829*10465441SEvalZero #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL << DWT_EXCCNT_EXCCNT_Pos) /*!< DWT EXCCNT: EXCCNT Mask */
830*10465441SEvalZero
831*10465441SEvalZero /* DWT Sleep Count Register Definitions */
832*10465441SEvalZero #define DWT_SLEEPCNT_SLEEPCNT_Pos 0 /*!< DWT SLEEPCNT: SLEEPCNT Position */
833*10465441SEvalZero #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL << DWT_SLEEPCNT_SLEEPCNT_Pos) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
834*10465441SEvalZero
835*10465441SEvalZero /* DWT LSU Count Register Definitions */
836*10465441SEvalZero #define DWT_LSUCNT_LSUCNT_Pos 0 /*!< DWT LSUCNT: LSUCNT Position */
837*10465441SEvalZero #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL << DWT_LSUCNT_LSUCNT_Pos) /*!< DWT LSUCNT: LSUCNT Mask */
838*10465441SEvalZero
839*10465441SEvalZero /* DWT Folded-instruction Count Register Definitions */
840*10465441SEvalZero #define DWT_FOLDCNT_FOLDCNT_Pos 0 /*!< DWT FOLDCNT: FOLDCNT Position */
841*10465441SEvalZero #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL << DWT_FOLDCNT_FOLDCNT_Pos) /*!< DWT FOLDCNT: FOLDCNT Mask */
842*10465441SEvalZero
843*10465441SEvalZero /* DWT Comparator Mask Register Definitions */
844*10465441SEvalZero #define DWT_MASK_MASK_Pos 0 /*!< DWT MASK: MASK Position */
845*10465441SEvalZero #define DWT_MASK_MASK_Msk (0x1FUL << DWT_MASK_MASK_Pos) /*!< DWT MASK: MASK Mask */
846*10465441SEvalZero
847*10465441SEvalZero /* DWT Comparator Function Register Definitions */
848*10465441SEvalZero #define DWT_FUNCTION_MATCHED_Pos 24 /*!< DWT FUNCTION: MATCHED Position */
849*10465441SEvalZero #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
850*10465441SEvalZero
851*10465441SEvalZero #define DWT_FUNCTION_DATAVADDR1_Pos 16 /*!< DWT FUNCTION: DATAVADDR1 Position */
852*10465441SEvalZero #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */
853*10465441SEvalZero
854*10465441SEvalZero #define DWT_FUNCTION_DATAVADDR0_Pos 12 /*!< DWT FUNCTION: DATAVADDR0 Position */
855*10465441SEvalZero #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */
856*10465441SEvalZero
857*10465441SEvalZero #define DWT_FUNCTION_DATAVSIZE_Pos 10 /*!< DWT FUNCTION: DATAVSIZE Position */
858*10465441SEvalZero #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
859*10465441SEvalZero
860*10465441SEvalZero #define DWT_FUNCTION_LNK1ENA_Pos 9 /*!< DWT FUNCTION: LNK1ENA Position */
861*10465441SEvalZero #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */
862*10465441SEvalZero
863*10465441SEvalZero #define DWT_FUNCTION_DATAVMATCH_Pos 8 /*!< DWT FUNCTION: DATAVMATCH Position */
864*10465441SEvalZero #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */
865*10465441SEvalZero
866*10465441SEvalZero #define DWT_FUNCTION_CYCMATCH_Pos 7 /*!< DWT FUNCTION: CYCMATCH Position */
867*10465441SEvalZero #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */
868*10465441SEvalZero
869*10465441SEvalZero #define DWT_FUNCTION_EMITRANGE_Pos 5 /*!< DWT FUNCTION: EMITRANGE Position */
870*10465441SEvalZero #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */
871*10465441SEvalZero
872*10465441SEvalZero #define DWT_FUNCTION_FUNCTION_Pos 0 /*!< DWT FUNCTION: FUNCTION Position */
873*10465441SEvalZero #define DWT_FUNCTION_FUNCTION_Msk (0xFUL << DWT_FUNCTION_FUNCTION_Pos) /*!< DWT FUNCTION: FUNCTION Mask */
874*10465441SEvalZero
875*10465441SEvalZero /*@}*/ /* end of group CMSIS_DWT */
876*10465441SEvalZero
877*10465441SEvalZero
878*10465441SEvalZero /** \ingroup CMSIS_core_register
879*10465441SEvalZero \defgroup CMSIS_TPI Trace Port Interface (TPI)
880*10465441SEvalZero \brief Type definitions for the Trace Port Interface (TPI)
881*10465441SEvalZero @{
882*10465441SEvalZero */
883*10465441SEvalZero
884*10465441SEvalZero /** \brief Structure type to access the Trace Port Interface Register (TPI).
885*10465441SEvalZero */
886*10465441SEvalZero typedef struct
887*10465441SEvalZero {
888*10465441SEvalZero __IO uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
889*10465441SEvalZero __IO uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
890*10465441SEvalZero uint32_t RESERVED0[2];
891*10465441SEvalZero __IO uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
892*10465441SEvalZero uint32_t RESERVED1[55];
893*10465441SEvalZero __IO uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
894*10465441SEvalZero uint32_t RESERVED2[131];
895*10465441SEvalZero __I uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
896*10465441SEvalZero __IO uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
897*10465441SEvalZero __I uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */
898*10465441SEvalZero uint32_t RESERVED3[759];
899*10465441SEvalZero __I uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */
900*10465441SEvalZero __I uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */
901*10465441SEvalZero __I uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */
902*10465441SEvalZero uint32_t RESERVED4[1];
903*10465441SEvalZero __I uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */
904*10465441SEvalZero __I uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */
905*10465441SEvalZero __IO uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
906*10465441SEvalZero uint32_t RESERVED5[39];
907*10465441SEvalZero __IO uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
908*10465441SEvalZero __IO uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
909*10465441SEvalZero uint32_t RESERVED7[8];
910*10465441SEvalZero __I uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */
911*10465441SEvalZero __I uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */
912*10465441SEvalZero } TPI_Type;
913*10465441SEvalZero
914*10465441SEvalZero /* TPI Asynchronous Clock Prescaler Register Definitions */
915*10465441SEvalZero #define TPI_ACPR_PRESCALER_Pos 0 /*!< TPI ACPR: PRESCALER Position */
916*10465441SEvalZero #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL << TPI_ACPR_PRESCALER_Pos) /*!< TPI ACPR: PRESCALER Mask */
917*10465441SEvalZero
918*10465441SEvalZero /* TPI Selected Pin Protocol Register Definitions */
919*10465441SEvalZero #define TPI_SPPR_TXMODE_Pos 0 /*!< TPI SPPR: TXMODE Position */
920*10465441SEvalZero #define TPI_SPPR_TXMODE_Msk (0x3UL << TPI_SPPR_TXMODE_Pos) /*!< TPI SPPR: TXMODE Mask */
921*10465441SEvalZero
922*10465441SEvalZero /* TPI Formatter and Flush Status Register Definitions */
923*10465441SEvalZero #define TPI_FFSR_FtNonStop_Pos 3 /*!< TPI FFSR: FtNonStop Position */
924*10465441SEvalZero #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
925*10465441SEvalZero
926*10465441SEvalZero #define TPI_FFSR_TCPresent_Pos 2 /*!< TPI FFSR: TCPresent Position */
927*10465441SEvalZero #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
928*10465441SEvalZero
929*10465441SEvalZero #define TPI_FFSR_FtStopped_Pos 1 /*!< TPI FFSR: FtStopped Position */
930*10465441SEvalZero #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
931*10465441SEvalZero
932*10465441SEvalZero #define TPI_FFSR_FlInProg_Pos 0 /*!< TPI FFSR: FlInProg Position */
933*10465441SEvalZero #define TPI_FFSR_FlInProg_Msk (0x1UL << TPI_FFSR_FlInProg_Pos) /*!< TPI FFSR: FlInProg Mask */
934*10465441SEvalZero
935*10465441SEvalZero /* TPI Formatter and Flush Control Register Definitions */
936*10465441SEvalZero #define TPI_FFCR_TrigIn_Pos 8 /*!< TPI FFCR: TrigIn Position */
937*10465441SEvalZero #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
938*10465441SEvalZero
939*10465441SEvalZero #define TPI_FFCR_EnFCont_Pos 1 /*!< TPI FFCR: EnFCont Position */
940*10465441SEvalZero #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
941*10465441SEvalZero
942*10465441SEvalZero /* TPI TRIGGER Register Definitions */
943*10465441SEvalZero #define TPI_TRIGGER_TRIGGER_Pos 0 /*!< TPI TRIGGER: TRIGGER Position */
944*10465441SEvalZero #define TPI_TRIGGER_TRIGGER_Msk (0x1UL << TPI_TRIGGER_TRIGGER_Pos) /*!< TPI TRIGGER: TRIGGER Mask */
945*10465441SEvalZero
946*10465441SEvalZero /* TPI Integration ETM Data Register Definitions (FIFO0) */
947*10465441SEvalZero #define TPI_FIFO0_ITM_ATVALID_Pos 29 /*!< TPI FIFO0: ITM_ATVALID Position */
948*10465441SEvalZero #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */
949*10465441SEvalZero
950*10465441SEvalZero #define TPI_FIFO0_ITM_bytecount_Pos 27 /*!< TPI FIFO0: ITM_bytecount Position */
951*10465441SEvalZero #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */
952*10465441SEvalZero
953*10465441SEvalZero #define TPI_FIFO0_ETM_ATVALID_Pos 26 /*!< TPI FIFO0: ETM_ATVALID Position */
954*10465441SEvalZero #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */
955*10465441SEvalZero
956*10465441SEvalZero #define TPI_FIFO0_ETM_bytecount_Pos 24 /*!< TPI FIFO0: ETM_bytecount Position */
957*10465441SEvalZero #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */
958*10465441SEvalZero
959*10465441SEvalZero #define TPI_FIFO0_ETM2_Pos 16 /*!< TPI FIFO0: ETM2 Position */
960*10465441SEvalZero #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */
961*10465441SEvalZero
962*10465441SEvalZero #define TPI_FIFO0_ETM1_Pos 8 /*!< TPI FIFO0: ETM1 Position */
963*10465441SEvalZero #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */
964*10465441SEvalZero
965*10465441SEvalZero #define TPI_FIFO0_ETM0_Pos 0 /*!< TPI FIFO0: ETM0 Position */
966*10465441SEvalZero #define TPI_FIFO0_ETM0_Msk (0xFFUL << TPI_FIFO0_ETM0_Pos) /*!< TPI FIFO0: ETM0 Mask */
967*10465441SEvalZero
968*10465441SEvalZero /* TPI ITATBCTR2 Register Definitions */
969*10465441SEvalZero #define TPI_ITATBCTR2_ATREADY_Pos 0 /*!< TPI ITATBCTR2: ATREADY Position */
970*10465441SEvalZero #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL << TPI_ITATBCTR2_ATREADY_Pos) /*!< TPI ITATBCTR2: ATREADY Mask */
971*10465441SEvalZero
972*10465441SEvalZero /* TPI Integration ITM Data Register Definitions (FIFO1) */
973*10465441SEvalZero #define TPI_FIFO1_ITM_ATVALID_Pos 29 /*!< TPI FIFO1: ITM_ATVALID Position */
974*10465441SEvalZero #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */
975*10465441SEvalZero
976*10465441SEvalZero #define TPI_FIFO1_ITM_bytecount_Pos 27 /*!< TPI FIFO1: ITM_bytecount Position */
977*10465441SEvalZero #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */
978*10465441SEvalZero
979*10465441SEvalZero #define TPI_FIFO1_ETM_ATVALID_Pos 26 /*!< TPI FIFO1: ETM_ATVALID Position */
980*10465441SEvalZero #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */
981*10465441SEvalZero
982*10465441SEvalZero #define TPI_FIFO1_ETM_bytecount_Pos 24 /*!< TPI FIFO1: ETM_bytecount Position */
983*10465441SEvalZero #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */
984*10465441SEvalZero
985*10465441SEvalZero #define TPI_FIFO1_ITM2_Pos 16 /*!< TPI FIFO1: ITM2 Position */
986*10465441SEvalZero #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */
987*10465441SEvalZero
988*10465441SEvalZero #define TPI_FIFO1_ITM1_Pos 8 /*!< TPI FIFO1: ITM1 Position */
989*10465441SEvalZero #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */
990*10465441SEvalZero
991*10465441SEvalZero #define TPI_FIFO1_ITM0_Pos 0 /*!< TPI FIFO1: ITM0 Position */
992*10465441SEvalZero #define TPI_FIFO1_ITM0_Msk (0xFFUL << TPI_FIFO1_ITM0_Pos) /*!< TPI FIFO1: ITM0 Mask */
993*10465441SEvalZero
994*10465441SEvalZero /* TPI ITATBCTR0 Register Definitions */
995*10465441SEvalZero #define TPI_ITATBCTR0_ATREADY_Pos 0 /*!< TPI ITATBCTR0: ATREADY Position */
996*10465441SEvalZero #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL << TPI_ITATBCTR0_ATREADY_Pos) /*!< TPI ITATBCTR0: ATREADY Mask */
997*10465441SEvalZero
998*10465441SEvalZero /* TPI Integration Mode Control Register Definitions */
999*10465441SEvalZero #define TPI_ITCTRL_Mode_Pos 0 /*!< TPI ITCTRL: Mode Position */
1000*10465441SEvalZero #define TPI_ITCTRL_Mode_Msk (0x1UL << TPI_ITCTRL_Mode_Pos) /*!< TPI ITCTRL: Mode Mask */
1001*10465441SEvalZero
1002*10465441SEvalZero /* TPI DEVID Register Definitions */
1003*10465441SEvalZero #define TPI_DEVID_NRZVALID_Pos 11 /*!< TPI DEVID: NRZVALID Position */
1004*10465441SEvalZero #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
1005*10465441SEvalZero
1006*10465441SEvalZero #define TPI_DEVID_MANCVALID_Pos 10 /*!< TPI DEVID: MANCVALID Position */
1007*10465441SEvalZero #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
1008*10465441SEvalZero
1009*10465441SEvalZero #define TPI_DEVID_PTINVALID_Pos 9 /*!< TPI DEVID: PTINVALID Position */
1010*10465441SEvalZero #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
1011*10465441SEvalZero
1012*10465441SEvalZero #define TPI_DEVID_MinBufSz_Pos 6 /*!< TPI DEVID: MinBufSz Position */
1013*10465441SEvalZero #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */
1014*10465441SEvalZero
1015*10465441SEvalZero #define TPI_DEVID_AsynClkIn_Pos 5 /*!< TPI DEVID: AsynClkIn Position */
1016*10465441SEvalZero #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */
1017*10465441SEvalZero
1018*10465441SEvalZero #define TPI_DEVID_NrTraceInput_Pos 0 /*!< TPI DEVID: NrTraceInput Position */
1019*10465441SEvalZero #define TPI_DEVID_NrTraceInput_Msk (0x1FUL << TPI_DEVID_NrTraceInput_Pos) /*!< TPI DEVID: NrTraceInput Mask */
1020*10465441SEvalZero
1021*10465441SEvalZero /* TPI DEVTYPE Register Definitions */
1022*10465441SEvalZero #define TPI_DEVTYPE_SubType_Pos 0 /*!< TPI DEVTYPE: SubType Position */
1023*10465441SEvalZero #define TPI_DEVTYPE_SubType_Msk (0xFUL << TPI_DEVTYPE_SubType_Pos) /*!< TPI DEVTYPE: SubType Mask */
1024*10465441SEvalZero
1025*10465441SEvalZero #define TPI_DEVTYPE_MajorType_Pos 4 /*!< TPI DEVTYPE: MajorType Position */
1026*10465441SEvalZero #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
1027*10465441SEvalZero
1028*10465441SEvalZero /*@}*/ /* end of group CMSIS_TPI */
1029*10465441SEvalZero
1030*10465441SEvalZero
1031*10465441SEvalZero #if (__MPU_PRESENT == 1)
1032*10465441SEvalZero /** \ingroup CMSIS_core_register
1033*10465441SEvalZero \defgroup CMSIS_MPU Memory Protection Unit (MPU)
1034*10465441SEvalZero \brief Type definitions for the Memory Protection Unit (MPU)
1035*10465441SEvalZero @{
1036*10465441SEvalZero */
1037*10465441SEvalZero
1038*10465441SEvalZero /** \brief Structure type to access the Memory Protection Unit (MPU).
1039*10465441SEvalZero */
1040*10465441SEvalZero typedef struct
1041*10465441SEvalZero {
1042*10465441SEvalZero __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
1043*10465441SEvalZero __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
1044*10465441SEvalZero __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
1045*10465441SEvalZero __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
1046*10465441SEvalZero __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
1047*10465441SEvalZero __IO uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */
1048*10465441SEvalZero __IO uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */
1049*10465441SEvalZero __IO uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */
1050*10465441SEvalZero __IO uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */
1051*10465441SEvalZero __IO uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */
1052*10465441SEvalZero __IO uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */
1053*10465441SEvalZero } MPU_Type;
1054*10465441SEvalZero
1055*10465441SEvalZero /* MPU Type Register */
1056*10465441SEvalZero #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
1057*10465441SEvalZero #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
1058*10465441SEvalZero
1059*10465441SEvalZero #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
1060*10465441SEvalZero #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
1061*10465441SEvalZero
1062*10465441SEvalZero #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
1063*10465441SEvalZero #define MPU_TYPE_SEPARATE_Msk (1UL << MPU_TYPE_SEPARATE_Pos) /*!< MPU TYPE: SEPARATE Mask */
1064*10465441SEvalZero
1065*10465441SEvalZero /* MPU Control Register */
1066*10465441SEvalZero #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
1067*10465441SEvalZero #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
1068*10465441SEvalZero
1069*10465441SEvalZero #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
1070*10465441SEvalZero #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
1071*10465441SEvalZero
1072*10465441SEvalZero #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
1073*10465441SEvalZero #define MPU_CTRL_ENABLE_Msk (1UL << MPU_CTRL_ENABLE_Pos) /*!< MPU CTRL: ENABLE Mask */
1074*10465441SEvalZero
1075*10465441SEvalZero /* MPU Region Number Register */
1076*10465441SEvalZero #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
1077*10465441SEvalZero #define MPU_RNR_REGION_Msk (0xFFUL << MPU_RNR_REGION_Pos) /*!< MPU RNR: REGION Mask */
1078*10465441SEvalZero
1079*10465441SEvalZero /* MPU Region Base Address Register */
1080*10465441SEvalZero #define MPU_RBAR_ADDR_Pos 5 /*!< MPU RBAR: ADDR Position */
1081*10465441SEvalZero #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
1082*10465441SEvalZero
1083*10465441SEvalZero #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
1084*10465441SEvalZero #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
1085*10465441SEvalZero
1086*10465441SEvalZero #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
1087*10465441SEvalZero #define MPU_RBAR_REGION_Msk (0xFUL << MPU_RBAR_REGION_Pos) /*!< MPU RBAR: REGION Mask */
1088*10465441SEvalZero
1089*10465441SEvalZero /* MPU Region Attribute and Size Register */
1090*10465441SEvalZero #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
1091*10465441SEvalZero #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
1092*10465441SEvalZero
1093*10465441SEvalZero #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
1094*10465441SEvalZero #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
1095*10465441SEvalZero
1096*10465441SEvalZero #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
1097*10465441SEvalZero #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
1098*10465441SEvalZero
1099*10465441SEvalZero #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
1100*10465441SEvalZero #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
1101*10465441SEvalZero
1102*10465441SEvalZero #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
1103*10465441SEvalZero #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
1104*10465441SEvalZero
1105*10465441SEvalZero #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
1106*10465441SEvalZero #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
1107*10465441SEvalZero
1108*10465441SEvalZero #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
1109*10465441SEvalZero #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
1110*10465441SEvalZero
1111*10465441SEvalZero #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
1112*10465441SEvalZero #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
1113*10465441SEvalZero
1114*10465441SEvalZero #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
1115*10465441SEvalZero #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
1116*10465441SEvalZero
1117*10465441SEvalZero #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
1118*10465441SEvalZero #define MPU_RASR_ENABLE_Msk (1UL << MPU_RASR_ENABLE_Pos) /*!< MPU RASR: Region enable bit Disable Mask */
1119*10465441SEvalZero
1120*10465441SEvalZero /*@} end of group CMSIS_MPU */
1121*10465441SEvalZero #endif
1122*10465441SEvalZero
1123*10465441SEvalZero
1124*10465441SEvalZero /** \ingroup CMSIS_core_register
1125*10465441SEvalZero \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
1126*10465441SEvalZero \brief Type definitions for the Core Debug Registers
1127*10465441SEvalZero @{
1128*10465441SEvalZero */
1129*10465441SEvalZero
1130*10465441SEvalZero /** \brief Structure type to access the Core Debug Register (CoreDebug).
1131*10465441SEvalZero */
1132*10465441SEvalZero typedef struct
1133*10465441SEvalZero {
1134*10465441SEvalZero __IO uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
1135*10465441SEvalZero __O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
1136*10465441SEvalZero __IO uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
1137*10465441SEvalZero __IO uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
1138*10465441SEvalZero } CoreDebug_Type;
1139*10465441SEvalZero
1140*10465441SEvalZero /* Debug Halting Control and Status Register */
1141*10465441SEvalZero #define CoreDebug_DHCSR_DBGKEY_Pos 16 /*!< CoreDebug DHCSR: DBGKEY Position */
1142*10465441SEvalZero #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
1143*10465441SEvalZero
1144*10465441SEvalZero #define CoreDebug_DHCSR_S_RESET_ST_Pos 25 /*!< CoreDebug DHCSR: S_RESET_ST Position */
1145*10465441SEvalZero #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
1146*10465441SEvalZero
1147*10465441SEvalZero #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24 /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
1148*10465441SEvalZero #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
1149*10465441SEvalZero
1150*10465441SEvalZero #define CoreDebug_DHCSR_S_LOCKUP_Pos 19 /*!< CoreDebug DHCSR: S_LOCKUP Position */
1151*10465441SEvalZero #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
1152*10465441SEvalZero
1153*10465441SEvalZero #define CoreDebug_DHCSR_S_SLEEP_Pos 18 /*!< CoreDebug DHCSR: S_SLEEP Position */
1154*10465441SEvalZero #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
1155*10465441SEvalZero
1156*10465441SEvalZero #define CoreDebug_DHCSR_S_HALT_Pos 17 /*!< CoreDebug DHCSR: S_HALT Position */
1157*10465441SEvalZero #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
1158*10465441SEvalZero
1159*10465441SEvalZero #define CoreDebug_DHCSR_S_REGRDY_Pos 16 /*!< CoreDebug DHCSR: S_REGRDY Position */
1160*10465441SEvalZero #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
1161*10465441SEvalZero
1162*10465441SEvalZero #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5 /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
1163*10465441SEvalZero #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
1164*10465441SEvalZero
1165*10465441SEvalZero #define CoreDebug_DHCSR_C_MASKINTS_Pos 3 /*!< CoreDebug DHCSR: C_MASKINTS Position */
1166*10465441SEvalZero #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
1167*10465441SEvalZero
1168*10465441SEvalZero #define CoreDebug_DHCSR_C_STEP_Pos 2 /*!< CoreDebug DHCSR: C_STEP Position */
1169*10465441SEvalZero #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
1170*10465441SEvalZero
1171*10465441SEvalZero #define CoreDebug_DHCSR_C_HALT_Pos 1 /*!< CoreDebug DHCSR: C_HALT Position */
1172*10465441SEvalZero #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
1173*10465441SEvalZero
1174*10465441SEvalZero #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0 /*!< CoreDebug DHCSR: C_DEBUGEN Position */
1175*10465441SEvalZero #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL << CoreDebug_DHCSR_C_DEBUGEN_Pos) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
1176*10465441SEvalZero
1177*10465441SEvalZero /* Debug Core Register Selector Register */
1178*10465441SEvalZero #define CoreDebug_DCRSR_REGWnR_Pos 16 /*!< CoreDebug DCRSR: REGWnR Position */
1179*10465441SEvalZero #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
1180*10465441SEvalZero
1181*10465441SEvalZero #define CoreDebug_DCRSR_REGSEL_Pos 0 /*!< CoreDebug DCRSR: REGSEL Position */
1182*10465441SEvalZero #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL << CoreDebug_DCRSR_REGSEL_Pos) /*!< CoreDebug DCRSR: REGSEL Mask */
1183*10465441SEvalZero
1184*10465441SEvalZero /* Debug Exception and Monitor Control Register */
1185*10465441SEvalZero #define CoreDebug_DEMCR_TRCENA_Pos 24 /*!< CoreDebug DEMCR: TRCENA Position */
1186*10465441SEvalZero #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
1187*10465441SEvalZero
1188*10465441SEvalZero #define CoreDebug_DEMCR_MON_REQ_Pos 19 /*!< CoreDebug DEMCR: MON_REQ Position */
1189*10465441SEvalZero #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
1190*10465441SEvalZero
1191*10465441SEvalZero #define CoreDebug_DEMCR_MON_STEP_Pos 18 /*!< CoreDebug DEMCR: MON_STEP Position */
1192*10465441SEvalZero #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
1193*10465441SEvalZero
1194*10465441SEvalZero #define CoreDebug_DEMCR_MON_PEND_Pos 17 /*!< CoreDebug DEMCR: MON_PEND Position */
1195*10465441SEvalZero #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
1196*10465441SEvalZero
1197*10465441SEvalZero #define CoreDebug_DEMCR_MON_EN_Pos 16 /*!< CoreDebug DEMCR: MON_EN Position */
1198*10465441SEvalZero #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
1199*10465441SEvalZero
1200*10465441SEvalZero #define CoreDebug_DEMCR_VC_HARDERR_Pos 10 /*!< CoreDebug DEMCR: VC_HARDERR Position */
1201*10465441SEvalZero #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
1202*10465441SEvalZero
1203*10465441SEvalZero #define CoreDebug_DEMCR_VC_INTERR_Pos 9 /*!< CoreDebug DEMCR: VC_INTERR Position */
1204*10465441SEvalZero #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
1205*10465441SEvalZero
1206*10465441SEvalZero #define CoreDebug_DEMCR_VC_BUSERR_Pos 8 /*!< CoreDebug DEMCR: VC_BUSERR Position */
1207*10465441SEvalZero #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
1208*10465441SEvalZero
1209*10465441SEvalZero #define CoreDebug_DEMCR_VC_STATERR_Pos 7 /*!< CoreDebug DEMCR: VC_STATERR Position */
1210*10465441SEvalZero #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
1211*10465441SEvalZero
1212*10465441SEvalZero #define CoreDebug_DEMCR_VC_CHKERR_Pos 6 /*!< CoreDebug DEMCR: VC_CHKERR Position */
1213*10465441SEvalZero #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
1214*10465441SEvalZero
1215*10465441SEvalZero #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5 /*!< CoreDebug DEMCR: VC_NOCPERR Position */
1216*10465441SEvalZero #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
1217*10465441SEvalZero
1218*10465441SEvalZero #define CoreDebug_DEMCR_VC_MMERR_Pos 4 /*!< CoreDebug DEMCR: VC_MMERR Position */
1219*10465441SEvalZero #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
1220*10465441SEvalZero
1221*10465441SEvalZero #define CoreDebug_DEMCR_VC_CORERESET_Pos 0 /*!< CoreDebug DEMCR: VC_CORERESET Position */
1222*10465441SEvalZero #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL << CoreDebug_DEMCR_VC_CORERESET_Pos) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
1223*10465441SEvalZero
1224*10465441SEvalZero /*@} end of group CMSIS_CoreDebug */
1225*10465441SEvalZero
1226*10465441SEvalZero
1227*10465441SEvalZero /** \ingroup CMSIS_core_register
1228*10465441SEvalZero \defgroup CMSIS_core_base Core Definitions
1229*10465441SEvalZero \brief Definitions for base addresses, unions, and structures.
1230*10465441SEvalZero @{
1231*10465441SEvalZero */
1232*10465441SEvalZero
1233*10465441SEvalZero /* Memory mapping of Cortex-M3 Hardware */
1234*10465441SEvalZero #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
1235*10465441SEvalZero #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
1236*10465441SEvalZero #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
1237*10465441SEvalZero #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
1238*10465441SEvalZero #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
1239*10465441SEvalZero #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
1240*10465441SEvalZero #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
1241*10465441SEvalZero #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
1242*10465441SEvalZero
1243*10465441SEvalZero #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
1244*10465441SEvalZero #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
1245*10465441SEvalZero #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
1246*10465441SEvalZero #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
1247*10465441SEvalZero #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
1248*10465441SEvalZero #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
1249*10465441SEvalZero #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
1250*10465441SEvalZero #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */
1251*10465441SEvalZero
1252*10465441SEvalZero #if (__MPU_PRESENT == 1)
1253*10465441SEvalZero #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
1254*10465441SEvalZero #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
1255*10465441SEvalZero #endif
1256*10465441SEvalZero
1257*10465441SEvalZero /*@} */
1258*10465441SEvalZero
1259*10465441SEvalZero
1260*10465441SEvalZero
1261*10465441SEvalZero /*******************************************************************************
1262*10465441SEvalZero * Hardware Abstraction Layer
1263*10465441SEvalZero Core Function Interface contains:
1264*10465441SEvalZero - Core NVIC Functions
1265*10465441SEvalZero - Core SysTick Functions
1266*10465441SEvalZero - Core Debug Functions
1267*10465441SEvalZero - Core Register Access Functions
1268*10465441SEvalZero ******************************************************************************/
1269*10465441SEvalZero /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
1270*10465441SEvalZero */
1271*10465441SEvalZero
1272*10465441SEvalZero
1273*10465441SEvalZero
1274*10465441SEvalZero /* ########################## NVIC functions #################################### */
1275*10465441SEvalZero /** \ingroup CMSIS_Core_FunctionInterface
1276*10465441SEvalZero \defgroup CMSIS_Core_NVICFunctions NVIC Functions
1277*10465441SEvalZero \brief Functions that manage interrupts and exceptions via the NVIC.
1278*10465441SEvalZero @{
1279*10465441SEvalZero */
1280*10465441SEvalZero
1281*10465441SEvalZero /** \brief Set Priority Grouping
1282*10465441SEvalZero
1283*10465441SEvalZero The function sets the priority grouping field using the required unlock sequence.
1284*10465441SEvalZero The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
1285*10465441SEvalZero Only values from 0..7 are used.
1286*10465441SEvalZero In case of a conflict between priority grouping and available
1287*10465441SEvalZero priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
1288*10465441SEvalZero
1289*10465441SEvalZero \param [in] PriorityGroup Priority grouping field.
1290*10465441SEvalZero */
NVIC_SetPriorityGrouping(uint32_t PriorityGroup)1291*10465441SEvalZero __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
1292*10465441SEvalZero {
1293*10465441SEvalZero uint32_t reg_value;
1294*10465441SEvalZero uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07); /* only values 0..7 are used */
1295*10465441SEvalZero
1296*10465441SEvalZero reg_value = SCB->AIRCR; /* read old register configuration */
1297*10465441SEvalZero reg_value &= ~(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk); /* clear bits to change */
1298*10465441SEvalZero reg_value = (reg_value |
1299*10465441SEvalZero ((uint32_t)0x5FA << SCB_AIRCR_VECTKEY_Pos) |
1300*10465441SEvalZero (PriorityGroupTmp << 8)); /* Insert write key and priorty group */
1301*10465441SEvalZero SCB->AIRCR = reg_value;
1302*10465441SEvalZero }
1303*10465441SEvalZero
1304*10465441SEvalZero
1305*10465441SEvalZero /** \brief Get Priority Grouping
1306*10465441SEvalZero
1307*10465441SEvalZero The function reads the priority grouping field from the NVIC Interrupt Controller.
1308*10465441SEvalZero
1309*10465441SEvalZero \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
1310*10465441SEvalZero */
NVIC_GetPriorityGrouping(void)1311*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
1312*10465441SEvalZero {
1313*10465441SEvalZero return ((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos); /* read priority grouping field */
1314*10465441SEvalZero }
1315*10465441SEvalZero
1316*10465441SEvalZero
1317*10465441SEvalZero /** \brief Enable External Interrupt
1318*10465441SEvalZero
1319*10465441SEvalZero The function enables a device-specific interrupt in the NVIC interrupt controller.
1320*10465441SEvalZero
1321*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
1322*10465441SEvalZero */
NVIC_EnableIRQ(IRQn_Type IRQn)1323*10465441SEvalZero __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
1324*10465441SEvalZero {
1325*10465441SEvalZero NVIC->ISER[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* enable interrupt */
1326*10465441SEvalZero }
1327*10465441SEvalZero
1328*10465441SEvalZero
1329*10465441SEvalZero /** \brief Disable External Interrupt
1330*10465441SEvalZero
1331*10465441SEvalZero The function disables a device-specific interrupt in the NVIC interrupt controller.
1332*10465441SEvalZero
1333*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
1334*10465441SEvalZero */
NVIC_DisableIRQ(IRQn_Type IRQn)1335*10465441SEvalZero __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
1336*10465441SEvalZero {
1337*10465441SEvalZero NVIC->ICER[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* disable interrupt */
1338*10465441SEvalZero }
1339*10465441SEvalZero
1340*10465441SEvalZero
1341*10465441SEvalZero /** \brief Get Pending Interrupt
1342*10465441SEvalZero
1343*10465441SEvalZero The function reads the pending register in the NVIC and returns the pending bit
1344*10465441SEvalZero for the specified interrupt.
1345*10465441SEvalZero
1346*10465441SEvalZero \param [in] IRQn Interrupt number.
1347*10465441SEvalZero
1348*10465441SEvalZero \return 0 Interrupt status is not pending.
1349*10465441SEvalZero \return 1 Interrupt status is pending.
1350*10465441SEvalZero */
NVIC_GetPendingIRQ(IRQn_Type IRQn)1351*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
1352*10465441SEvalZero {
1353*10465441SEvalZero return((uint32_t) ((NVIC->ISPR[(uint32_t)(IRQn) >> 5] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0)); /* Return 1 if pending else 0 */
1354*10465441SEvalZero }
1355*10465441SEvalZero
1356*10465441SEvalZero
1357*10465441SEvalZero /** \brief Set Pending Interrupt
1358*10465441SEvalZero
1359*10465441SEvalZero The function sets the pending bit of an external interrupt.
1360*10465441SEvalZero
1361*10465441SEvalZero \param [in] IRQn Interrupt number. Value cannot be negative.
1362*10465441SEvalZero */
NVIC_SetPendingIRQ(IRQn_Type IRQn)1363*10465441SEvalZero __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
1364*10465441SEvalZero {
1365*10465441SEvalZero NVIC->ISPR[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* set interrupt pending */
1366*10465441SEvalZero }
1367*10465441SEvalZero
1368*10465441SEvalZero
1369*10465441SEvalZero /** \brief Clear Pending Interrupt
1370*10465441SEvalZero
1371*10465441SEvalZero The function clears the pending bit of an external interrupt.
1372*10465441SEvalZero
1373*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
1374*10465441SEvalZero */
NVIC_ClearPendingIRQ(IRQn_Type IRQn)1375*10465441SEvalZero __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
1376*10465441SEvalZero {
1377*10465441SEvalZero NVIC->ICPR[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* Clear pending interrupt */
1378*10465441SEvalZero }
1379*10465441SEvalZero
1380*10465441SEvalZero
1381*10465441SEvalZero /** \brief Get Active Interrupt
1382*10465441SEvalZero
1383*10465441SEvalZero The function reads the active register in NVIC and returns the active bit.
1384*10465441SEvalZero
1385*10465441SEvalZero \param [in] IRQn Interrupt number.
1386*10465441SEvalZero
1387*10465441SEvalZero \return 0 Interrupt status is not active.
1388*10465441SEvalZero \return 1 Interrupt status is active.
1389*10465441SEvalZero */
NVIC_GetActive(IRQn_Type IRQn)1390*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn)
1391*10465441SEvalZero {
1392*10465441SEvalZero return((uint32_t)((NVIC->IABR[(uint32_t)(IRQn) >> 5] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0)); /* Return 1 if active else 0 */
1393*10465441SEvalZero }
1394*10465441SEvalZero
1395*10465441SEvalZero
1396*10465441SEvalZero /** \brief Set Interrupt Priority
1397*10465441SEvalZero
1398*10465441SEvalZero The function sets the priority of an interrupt.
1399*10465441SEvalZero
1400*10465441SEvalZero \note The priority cannot be set for every core interrupt.
1401*10465441SEvalZero
1402*10465441SEvalZero \param [in] IRQn Interrupt number.
1403*10465441SEvalZero \param [in] priority Priority to set.
1404*10465441SEvalZero */
NVIC_SetPriority(IRQn_Type IRQn,uint32_t priority)1405*10465441SEvalZero __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
1406*10465441SEvalZero {
1407*10465441SEvalZero if(IRQn < 0) {
1408*10465441SEvalZero SCB->SHP[((uint32_t)(IRQn) & 0xF)-4] = ((priority << (8 - __NVIC_PRIO_BITS)) & 0xff); } /* set Priority for Cortex-M System Interrupts */
1409*10465441SEvalZero else {
1410*10465441SEvalZero NVIC->IP[(uint32_t)(IRQn)] = ((priority << (8 - __NVIC_PRIO_BITS)) & 0xff); } /* set Priority for device specific Interrupts */
1411*10465441SEvalZero }
1412*10465441SEvalZero
1413*10465441SEvalZero
1414*10465441SEvalZero /** \brief Get Interrupt Priority
1415*10465441SEvalZero
1416*10465441SEvalZero The function reads the priority of an interrupt. The interrupt
1417*10465441SEvalZero number can be positive to specify an external (device specific)
1418*10465441SEvalZero interrupt, or negative to specify an internal (core) interrupt.
1419*10465441SEvalZero
1420*10465441SEvalZero
1421*10465441SEvalZero \param [in] IRQn Interrupt number.
1422*10465441SEvalZero \return Interrupt Priority. Value is aligned automatically to the implemented
1423*10465441SEvalZero priority bits of the microcontroller.
1424*10465441SEvalZero */
NVIC_GetPriority(IRQn_Type IRQn)1425*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
1426*10465441SEvalZero {
1427*10465441SEvalZero
1428*10465441SEvalZero if(IRQn < 0) {
1429*10465441SEvalZero return((uint32_t)(SCB->SHP[((uint32_t)(IRQn) & 0xF)-4] >> (8 - __NVIC_PRIO_BITS))); } /* get priority for Cortex-M system interrupts */
1430*10465441SEvalZero else {
1431*10465441SEvalZero return((uint32_t)(NVIC->IP[(uint32_t)(IRQn)] >> (8 - __NVIC_PRIO_BITS))); } /* get priority for device specific interrupts */
1432*10465441SEvalZero }
1433*10465441SEvalZero
1434*10465441SEvalZero
1435*10465441SEvalZero /** \brief Encode Priority
1436*10465441SEvalZero
1437*10465441SEvalZero The function encodes the priority for an interrupt with the given priority group,
1438*10465441SEvalZero preemptive priority value, and subpriority value.
1439*10465441SEvalZero In case of a conflict between priority grouping and available
1440*10465441SEvalZero priority bits (__NVIC_PRIO_BITS), the samllest possible priority group is set.
1441*10465441SEvalZero
1442*10465441SEvalZero \param [in] PriorityGroup Used priority group.
1443*10465441SEvalZero \param [in] PreemptPriority Preemptive priority value (starting from 0).
1444*10465441SEvalZero \param [in] SubPriority Subpriority value (starting from 0).
1445*10465441SEvalZero \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
1446*10465441SEvalZero */
NVIC_EncodePriority(uint32_t PriorityGroup,uint32_t PreemptPriority,uint32_t SubPriority)1447*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
1448*10465441SEvalZero {
1449*10465441SEvalZero uint32_t PriorityGroupTmp = (PriorityGroup & 0x07); /* only values 0..7 are used */
1450*10465441SEvalZero uint32_t PreemptPriorityBits;
1451*10465441SEvalZero uint32_t SubPriorityBits;
1452*10465441SEvalZero
1453*10465441SEvalZero PreemptPriorityBits = ((7 - PriorityGroupTmp) > __NVIC_PRIO_BITS) ? __NVIC_PRIO_BITS : 7 - PriorityGroupTmp;
1454*10465441SEvalZero SubPriorityBits = ((PriorityGroupTmp + __NVIC_PRIO_BITS) < 7) ? 0 : PriorityGroupTmp - 7 + __NVIC_PRIO_BITS;
1455*10465441SEvalZero
1456*10465441SEvalZero return (
1457*10465441SEvalZero ((PreemptPriority & ((1 << (PreemptPriorityBits)) - 1)) << SubPriorityBits) |
1458*10465441SEvalZero ((SubPriority & ((1 << (SubPriorityBits )) - 1)))
1459*10465441SEvalZero );
1460*10465441SEvalZero }
1461*10465441SEvalZero
1462*10465441SEvalZero
1463*10465441SEvalZero /** \brief Decode Priority
1464*10465441SEvalZero
1465*10465441SEvalZero The function decodes an interrupt priority value with a given priority group to
1466*10465441SEvalZero preemptive priority value and subpriority value.
1467*10465441SEvalZero In case of a conflict between priority grouping and available
1468*10465441SEvalZero priority bits (__NVIC_PRIO_BITS) the samllest possible priority group is set.
1469*10465441SEvalZero
1470*10465441SEvalZero \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
1471*10465441SEvalZero \param [in] PriorityGroup Used priority group.
1472*10465441SEvalZero \param [out] pPreemptPriority Preemptive priority value (starting from 0).
1473*10465441SEvalZero \param [out] pSubPriority Subpriority value (starting from 0).
1474*10465441SEvalZero */
NVIC_DecodePriority(uint32_t Priority,uint32_t PriorityGroup,uint32_t * pPreemptPriority,uint32_t * pSubPriority)1475*10465441SEvalZero __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority)
1476*10465441SEvalZero {
1477*10465441SEvalZero uint32_t PriorityGroupTmp = (PriorityGroup & 0x07); /* only values 0..7 are used */
1478*10465441SEvalZero uint32_t PreemptPriorityBits;
1479*10465441SEvalZero uint32_t SubPriorityBits;
1480*10465441SEvalZero
1481*10465441SEvalZero PreemptPriorityBits = ((7 - PriorityGroupTmp) > __NVIC_PRIO_BITS) ? __NVIC_PRIO_BITS : 7 - PriorityGroupTmp;
1482*10465441SEvalZero SubPriorityBits = ((PriorityGroupTmp + __NVIC_PRIO_BITS) < 7) ? 0 : PriorityGroupTmp - 7 + __NVIC_PRIO_BITS;
1483*10465441SEvalZero
1484*10465441SEvalZero *pPreemptPriority = (Priority >> SubPriorityBits) & ((1 << (PreemptPriorityBits)) - 1);
1485*10465441SEvalZero *pSubPriority = (Priority ) & ((1 << (SubPriorityBits )) - 1);
1486*10465441SEvalZero }
1487*10465441SEvalZero
1488*10465441SEvalZero
1489*10465441SEvalZero /** \brief System Reset
1490*10465441SEvalZero
1491*10465441SEvalZero The function initiates a system reset request to reset the MCU.
1492*10465441SEvalZero */
NVIC_SystemReset(void)1493*10465441SEvalZero __STATIC_INLINE void NVIC_SystemReset(void)
1494*10465441SEvalZero {
1495*10465441SEvalZero __DSB(); /* Ensure all outstanding memory accesses included
1496*10465441SEvalZero buffered write are completed before reset */
1497*10465441SEvalZero SCB->AIRCR = ((0x5FA << SCB_AIRCR_VECTKEY_Pos) |
1498*10465441SEvalZero (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
1499*10465441SEvalZero SCB_AIRCR_SYSRESETREQ_Msk); /* Keep priority group unchanged */
1500*10465441SEvalZero __DSB(); /* Ensure completion of memory access */
1501*10465441SEvalZero while(1); /* wait until reset */
1502*10465441SEvalZero }
1503*10465441SEvalZero
1504*10465441SEvalZero /*@} end of CMSIS_Core_NVICFunctions */
1505*10465441SEvalZero
1506*10465441SEvalZero
1507*10465441SEvalZero
1508*10465441SEvalZero /* ################################## SysTick function ############################################ */
1509*10465441SEvalZero /** \ingroup CMSIS_Core_FunctionInterface
1510*10465441SEvalZero \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
1511*10465441SEvalZero \brief Functions that configure the System.
1512*10465441SEvalZero @{
1513*10465441SEvalZero */
1514*10465441SEvalZero
1515*10465441SEvalZero #if (__Vendor_SysTickConfig == 0)
1516*10465441SEvalZero
1517*10465441SEvalZero /** \brief System Tick Configuration
1518*10465441SEvalZero
1519*10465441SEvalZero The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
1520*10465441SEvalZero Counter is in free running mode to generate periodic interrupts.
1521*10465441SEvalZero
1522*10465441SEvalZero \param [in] ticks Number of ticks between two interrupts.
1523*10465441SEvalZero
1524*10465441SEvalZero \return 0 Function succeeded.
1525*10465441SEvalZero \return 1 Function failed.
1526*10465441SEvalZero
1527*10465441SEvalZero \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
1528*10465441SEvalZero function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
1529*10465441SEvalZero must contain a vendor-specific implementation of this function.
1530*10465441SEvalZero
1531*10465441SEvalZero */
SysTick_Config(uint32_t ticks)1532*10465441SEvalZero __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
1533*10465441SEvalZero {
1534*10465441SEvalZero if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1); /* Reload value impossible */
1535*10465441SEvalZero
1536*10465441SEvalZero SysTick->LOAD = ticks - 1; /* set reload register */
1537*10465441SEvalZero NVIC_SetPriority (SysTick_IRQn, (1<<__NVIC_PRIO_BITS) - 1); /* set Priority for Systick Interrupt */
1538*10465441SEvalZero SysTick->VAL = 0; /* Load the SysTick Counter Value */
1539*10465441SEvalZero SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
1540*10465441SEvalZero SysTick_CTRL_TICKINT_Msk |
1541*10465441SEvalZero SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
1542*10465441SEvalZero return (0); /* Function successful */
1543*10465441SEvalZero }
1544*10465441SEvalZero
1545*10465441SEvalZero #endif
1546*10465441SEvalZero
1547*10465441SEvalZero /*@} end of CMSIS_Core_SysTickFunctions */
1548*10465441SEvalZero
1549*10465441SEvalZero
1550*10465441SEvalZero
1551*10465441SEvalZero /* ##################################### Debug In/Output function ########################################### */
1552*10465441SEvalZero /** \ingroup CMSIS_Core_FunctionInterface
1553*10465441SEvalZero \defgroup CMSIS_core_DebugFunctions ITM Functions
1554*10465441SEvalZero \brief Functions that access the ITM debug interface.
1555*10465441SEvalZero @{
1556*10465441SEvalZero */
1557*10465441SEvalZero
1558*10465441SEvalZero extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
1559*10465441SEvalZero #define ITM_RXBUFFER_EMPTY 0x5AA55AA5 /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
1560*10465441SEvalZero
1561*10465441SEvalZero
1562*10465441SEvalZero /** \brief ITM Send Character
1563*10465441SEvalZero
1564*10465441SEvalZero The function transmits a character via the ITM channel 0, and
1565*10465441SEvalZero \li Just returns when no debugger is connected that has booked the output.
1566*10465441SEvalZero \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
1567*10465441SEvalZero
1568*10465441SEvalZero \param [in] ch Character to transmit.
1569*10465441SEvalZero
1570*10465441SEvalZero \returns Character to transmit.
1571*10465441SEvalZero */
ITM_SendChar(uint32_t ch)1572*10465441SEvalZero __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
1573*10465441SEvalZero {
1574*10465441SEvalZero if ((ITM->TCR & ITM_TCR_ITMENA_Msk) && /* ITM enabled */
1575*10465441SEvalZero (ITM->TER & (1UL << 0) ) ) /* ITM Port #0 enabled */
1576*10465441SEvalZero {
1577*10465441SEvalZero while (ITM->PORT[0].u32 == 0);
1578*10465441SEvalZero ITM->PORT[0].u8 = (uint8_t) ch;
1579*10465441SEvalZero }
1580*10465441SEvalZero return (ch);
1581*10465441SEvalZero }
1582*10465441SEvalZero
1583*10465441SEvalZero
1584*10465441SEvalZero /** \brief ITM Receive Character
1585*10465441SEvalZero
1586*10465441SEvalZero The function inputs a character via the external variable \ref ITM_RxBuffer.
1587*10465441SEvalZero
1588*10465441SEvalZero \return Received character.
1589*10465441SEvalZero \return -1 No character pending.
1590*10465441SEvalZero */
ITM_ReceiveChar(void)1591*10465441SEvalZero __STATIC_INLINE int32_t ITM_ReceiveChar (void) {
1592*10465441SEvalZero int32_t ch = -1; /* no character available */
1593*10465441SEvalZero
1594*10465441SEvalZero if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY) {
1595*10465441SEvalZero ch = ITM_RxBuffer;
1596*10465441SEvalZero ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
1597*10465441SEvalZero }
1598*10465441SEvalZero
1599*10465441SEvalZero return (ch);
1600*10465441SEvalZero }
1601*10465441SEvalZero
1602*10465441SEvalZero
1603*10465441SEvalZero /** \brief ITM Check Character
1604*10465441SEvalZero
1605*10465441SEvalZero The function checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
1606*10465441SEvalZero
1607*10465441SEvalZero \return 0 No character available.
1608*10465441SEvalZero \return 1 Character available.
1609*10465441SEvalZero */
ITM_CheckChar(void)1610*10465441SEvalZero __STATIC_INLINE int32_t ITM_CheckChar (void) {
1611*10465441SEvalZero
1612*10465441SEvalZero if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY) {
1613*10465441SEvalZero return (0); /* no character available */
1614*10465441SEvalZero } else {
1615*10465441SEvalZero return (1); /* character available */
1616*10465441SEvalZero }
1617*10465441SEvalZero }
1618*10465441SEvalZero
1619*10465441SEvalZero /*@} end of CMSIS_core_DebugFunctions */
1620*10465441SEvalZero
1621*10465441SEvalZero #endif /* __CORE_CM3_H_DEPENDANT */
1622*10465441SEvalZero
1623*10465441SEvalZero #endif /* __CMSIS_GENERIC */
1624*10465441SEvalZero
1625*10465441SEvalZero #ifdef __cplusplus
1626*10465441SEvalZero }
1627*10465441SEvalZero #endif
1628