1*10465441SEvalZero /**************************************************************************//**
2*10465441SEvalZero * @file core_cm0plus.h
3*10465441SEvalZero * @brief CMSIS Cortex-M0+ Core Peripheral Access Layer Header File
4*10465441SEvalZero * @version V3.20
5*10465441SEvalZero * @date 25. February 2013
6*10465441SEvalZero *
7*10465441SEvalZero * @note
8*10465441SEvalZero *
9*10465441SEvalZero ******************************************************************************/
10*10465441SEvalZero /* Copyright (c) 2009 - 2013 ARM LIMITED
11*10465441SEvalZero
12*10465441SEvalZero All rights reserved.
13*10465441SEvalZero Redistribution and use in source and binary forms, with or without
14*10465441SEvalZero modification, are permitted provided that the following conditions are met:
15*10465441SEvalZero - Redistributions of source code must retain the above copyright
16*10465441SEvalZero notice, this list of conditions and the following disclaimer.
17*10465441SEvalZero - Redistributions in binary form must reproduce the above copyright
18*10465441SEvalZero notice, this list of conditions and the following disclaimer in the
19*10465441SEvalZero documentation and/or other materials provided with the distribution.
20*10465441SEvalZero - Neither the name of ARM nor the names of its contributors may be used
21*10465441SEvalZero to endorse or promote products derived from this software without
22*10465441SEvalZero specific prior written permission.
23*10465441SEvalZero *
24*10465441SEvalZero THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25*10465441SEvalZero AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26*10465441SEvalZero IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27*10465441SEvalZero ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
28*10465441SEvalZero LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29*10465441SEvalZero CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30*10465441SEvalZero SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31*10465441SEvalZero INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32*10465441SEvalZero CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33*10465441SEvalZero ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34*10465441SEvalZero POSSIBILITY OF SUCH DAMAGE.
35*10465441SEvalZero ---------------------------------------------------------------------------*/
36*10465441SEvalZero
37*10465441SEvalZero
38*10465441SEvalZero #if defined ( __ICCARM__ )
39*10465441SEvalZero #pragma system_include /* treat file as system include file for MISRA check */
40*10465441SEvalZero #endif
41*10465441SEvalZero
42*10465441SEvalZero #ifdef __cplusplus
43*10465441SEvalZero extern "C" {
44*10465441SEvalZero #endif
45*10465441SEvalZero
46*10465441SEvalZero #ifndef __CORE_CM0PLUS_H_GENERIC
47*10465441SEvalZero #define __CORE_CM0PLUS_H_GENERIC
48*10465441SEvalZero
49*10465441SEvalZero /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
50*10465441SEvalZero CMSIS violates the following MISRA-C:2004 rules:
51*10465441SEvalZero
52*10465441SEvalZero \li Required Rule 8.5, object/function definition in header file.<br>
53*10465441SEvalZero Function definitions in header files are used to allow 'inlining'.
54*10465441SEvalZero
55*10465441SEvalZero \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
56*10465441SEvalZero Unions are used for effective representation of core registers.
57*10465441SEvalZero
58*10465441SEvalZero \li Advisory Rule 19.7, Function-like macro defined.<br>
59*10465441SEvalZero Function-like macros are used to allow more efficient code.
60*10465441SEvalZero */
61*10465441SEvalZero
62*10465441SEvalZero
63*10465441SEvalZero /*******************************************************************************
64*10465441SEvalZero * CMSIS definitions
65*10465441SEvalZero ******************************************************************************/
66*10465441SEvalZero /** \ingroup Cortex-M0+
67*10465441SEvalZero @{
68*10465441SEvalZero */
69*10465441SEvalZero
70*10465441SEvalZero /* CMSIS CM0P definitions */
71*10465441SEvalZero #define __CM0PLUS_CMSIS_VERSION_MAIN (0x03) /*!< [31:16] CMSIS HAL main version */
72*10465441SEvalZero #define __CM0PLUS_CMSIS_VERSION_SUB (0x20) /*!< [15:0] CMSIS HAL sub version */
73*10465441SEvalZero #define __CM0PLUS_CMSIS_VERSION ((__CM0PLUS_CMSIS_VERSION_MAIN << 16) | \
74*10465441SEvalZero __CM0PLUS_CMSIS_VERSION_SUB) /*!< CMSIS HAL version number */
75*10465441SEvalZero
76*10465441SEvalZero #define __CORTEX_M (0x00) /*!< Cortex-M Core */
77*10465441SEvalZero
78*10465441SEvalZero
79*10465441SEvalZero #if defined ( __CC_ARM )
80*10465441SEvalZero #define __ASM __asm /*!< asm keyword for ARM Compiler */
81*10465441SEvalZero #define __INLINE __inline /*!< inline keyword for ARM Compiler */
82*10465441SEvalZero #define __STATIC_INLINE static __inline
83*10465441SEvalZero
84*10465441SEvalZero #elif defined ( __ICCARM__ )
85*10465441SEvalZero #define __ASM __asm /*!< asm keyword for IAR Compiler */
86*10465441SEvalZero #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
87*10465441SEvalZero #define __STATIC_INLINE static inline
88*10465441SEvalZero
89*10465441SEvalZero #elif defined ( __GNUC__ )
90*10465441SEvalZero #define __ASM __asm /*!< asm keyword for GNU Compiler */
91*10465441SEvalZero #define __INLINE inline /*!< inline keyword for GNU Compiler */
92*10465441SEvalZero #define __STATIC_INLINE static inline
93*10465441SEvalZero
94*10465441SEvalZero #elif defined ( __TASKING__ )
95*10465441SEvalZero #define __ASM __asm /*!< asm keyword for TASKING Compiler */
96*10465441SEvalZero #define __INLINE inline /*!< inline keyword for TASKING Compiler */
97*10465441SEvalZero #define __STATIC_INLINE static inline
98*10465441SEvalZero
99*10465441SEvalZero #endif
100*10465441SEvalZero
101*10465441SEvalZero /** __FPU_USED indicates whether an FPU is used or not. This core does not support an FPU at all
102*10465441SEvalZero */
103*10465441SEvalZero #define __FPU_USED 0
104*10465441SEvalZero
105*10465441SEvalZero #if defined ( __CC_ARM )
106*10465441SEvalZero #if defined __TARGET_FPU_VFP
107*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
108*10465441SEvalZero #endif
109*10465441SEvalZero
110*10465441SEvalZero #elif defined ( __ICCARM__ )
111*10465441SEvalZero #if defined __ARMVFP__
112*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
113*10465441SEvalZero #endif
114*10465441SEvalZero
115*10465441SEvalZero #elif defined ( __GNUC__ )
116*10465441SEvalZero #if defined (__VFP_FP__) && !defined(__SOFTFP__)
117*10465441SEvalZero #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
118*10465441SEvalZero #endif
119*10465441SEvalZero
120*10465441SEvalZero #elif defined ( __TASKING__ )
121*10465441SEvalZero #if defined __FPU_VFP__
122*10465441SEvalZero #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
123*10465441SEvalZero #endif
124*10465441SEvalZero #endif
125*10465441SEvalZero
126*10465441SEvalZero #include <stdint.h> /* standard types definitions */
127*10465441SEvalZero #include <core_cmInstr.h> /* Core Instruction Access */
128*10465441SEvalZero #include <core_cmFunc.h> /* Core Function Access */
129*10465441SEvalZero
130*10465441SEvalZero #endif /* __CORE_CM0PLUS_H_GENERIC */
131*10465441SEvalZero
132*10465441SEvalZero #ifndef __CMSIS_GENERIC
133*10465441SEvalZero
134*10465441SEvalZero #ifndef __CORE_CM0PLUS_H_DEPENDANT
135*10465441SEvalZero #define __CORE_CM0PLUS_H_DEPENDANT
136*10465441SEvalZero
137*10465441SEvalZero /* check device defines and use defaults */
138*10465441SEvalZero #if defined __CHECK_DEVICE_DEFINES
139*10465441SEvalZero #ifndef __CM0PLUS_REV
140*10465441SEvalZero #define __CM0PLUS_REV 0x0000
141*10465441SEvalZero #warning "__CM0PLUS_REV not defined in device header file; using default!"
142*10465441SEvalZero #endif
143*10465441SEvalZero
144*10465441SEvalZero #ifndef __MPU_PRESENT
145*10465441SEvalZero #define __MPU_PRESENT 0
146*10465441SEvalZero #warning "__MPU_PRESENT not defined in device header file; using default!"
147*10465441SEvalZero #endif
148*10465441SEvalZero
149*10465441SEvalZero #ifndef __VTOR_PRESENT
150*10465441SEvalZero #define __VTOR_PRESENT 0
151*10465441SEvalZero #warning "__VTOR_PRESENT not defined in device header file; using default!"
152*10465441SEvalZero #endif
153*10465441SEvalZero
154*10465441SEvalZero #ifndef __NVIC_PRIO_BITS
155*10465441SEvalZero #define __NVIC_PRIO_BITS 2
156*10465441SEvalZero #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
157*10465441SEvalZero #endif
158*10465441SEvalZero
159*10465441SEvalZero #ifndef __Vendor_SysTickConfig
160*10465441SEvalZero #define __Vendor_SysTickConfig 0
161*10465441SEvalZero #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
162*10465441SEvalZero #endif
163*10465441SEvalZero #endif
164*10465441SEvalZero
165*10465441SEvalZero /* IO definitions (access restrictions to peripheral registers) */
166*10465441SEvalZero /**
167*10465441SEvalZero \defgroup CMSIS_glob_defs CMSIS Global Defines
168*10465441SEvalZero
169*10465441SEvalZero <strong>IO Type Qualifiers</strong> are used
170*10465441SEvalZero \li to specify the access to peripheral variables.
171*10465441SEvalZero \li for automatic generation of peripheral register debug information.
172*10465441SEvalZero */
173*10465441SEvalZero #ifdef __cplusplus
174*10465441SEvalZero #define __I volatile /*!< Defines 'read only' permissions */
175*10465441SEvalZero #else
176*10465441SEvalZero #define __I volatile const /*!< Defines 'read only' permissions */
177*10465441SEvalZero #endif
178*10465441SEvalZero #define __O volatile /*!< Defines 'write only' permissions */
179*10465441SEvalZero #define __IO volatile /*!< Defines 'read / write' permissions */
180*10465441SEvalZero
181*10465441SEvalZero /*@} end of group Cortex-M0+ */
182*10465441SEvalZero
183*10465441SEvalZero
184*10465441SEvalZero
185*10465441SEvalZero /*******************************************************************************
186*10465441SEvalZero * Register Abstraction
187*10465441SEvalZero Core Register contain:
188*10465441SEvalZero - Core Register
189*10465441SEvalZero - Core NVIC Register
190*10465441SEvalZero - Core SCB Register
191*10465441SEvalZero - Core SysTick Register
192*10465441SEvalZero - Core MPU Register
193*10465441SEvalZero ******************************************************************************/
194*10465441SEvalZero /** \defgroup CMSIS_core_register Defines and Type Definitions
195*10465441SEvalZero \brief Type definitions and defines for Cortex-M processor based devices.
196*10465441SEvalZero */
197*10465441SEvalZero
198*10465441SEvalZero /** \ingroup CMSIS_core_register
199*10465441SEvalZero \defgroup CMSIS_CORE Status and Control Registers
200*10465441SEvalZero \brief Core Register type definitions.
201*10465441SEvalZero @{
202*10465441SEvalZero */
203*10465441SEvalZero
204*10465441SEvalZero /** \brief Union type to access the Application Program Status Register (APSR).
205*10465441SEvalZero */
206*10465441SEvalZero typedef union
207*10465441SEvalZero {
208*10465441SEvalZero struct
209*10465441SEvalZero {
210*10465441SEvalZero #if (__CORTEX_M != 0x04)
211*10465441SEvalZero uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */
212*10465441SEvalZero #else
213*10465441SEvalZero uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
214*10465441SEvalZero uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
215*10465441SEvalZero uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
216*10465441SEvalZero #endif
217*10465441SEvalZero uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
218*10465441SEvalZero uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
219*10465441SEvalZero uint32_t C:1; /*!< bit: 29 Carry condition code flag */
220*10465441SEvalZero uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
221*10465441SEvalZero uint32_t N:1; /*!< bit: 31 Negative condition code flag */
222*10465441SEvalZero } b; /*!< Structure used for bit access */
223*10465441SEvalZero uint32_t w; /*!< Type used for word access */
224*10465441SEvalZero } APSR_Type;
225*10465441SEvalZero
226*10465441SEvalZero
227*10465441SEvalZero /** \brief Union type to access the Interrupt Program Status Register (IPSR).
228*10465441SEvalZero */
229*10465441SEvalZero typedef union
230*10465441SEvalZero {
231*10465441SEvalZero struct
232*10465441SEvalZero {
233*10465441SEvalZero uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
234*10465441SEvalZero uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
235*10465441SEvalZero } b; /*!< Structure used for bit access */
236*10465441SEvalZero uint32_t w; /*!< Type used for word access */
237*10465441SEvalZero } IPSR_Type;
238*10465441SEvalZero
239*10465441SEvalZero
240*10465441SEvalZero /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
241*10465441SEvalZero */
242*10465441SEvalZero typedef union
243*10465441SEvalZero {
244*10465441SEvalZero struct
245*10465441SEvalZero {
246*10465441SEvalZero uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
247*10465441SEvalZero #if (__CORTEX_M != 0x04)
248*10465441SEvalZero uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
249*10465441SEvalZero #else
250*10465441SEvalZero uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
251*10465441SEvalZero uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
252*10465441SEvalZero uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
253*10465441SEvalZero #endif
254*10465441SEvalZero uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
255*10465441SEvalZero uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
256*10465441SEvalZero uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
257*10465441SEvalZero uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
258*10465441SEvalZero uint32_t C:1; /*!< bit: 29 Carry condition code flag */
259*10465441SEvalZero uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
260*10465441SEvalZero uint32_t N:1; /*!< bit: 31 Negative condition code flag */
261*10465441SEvalZero } b; /*!< Structure used for bit access */
262*10465441SEvalZero uint32_t w; /*!< Type used for word access */
263*10465441SEvalZero } xPSR_Type;
264*10465441SEvalZero
265*10465441SEvalZero
266*10465441SEvalZero /** \brief Union type to access the Control Registers (CONTROL).
267*10465441SEvalZero */
268*10465441SEvalZero typedef union
269*10465441SEvalZero {
270*10465441SEvalZero struct
271*10465441SEvalZero {
272*10465441SEvalZero uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
273*10465441SEvalZero uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
274*10465441SEvalZero uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
275*10465441SEvalZero uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
276*10465441SEvalZero } b; /*!< Structure used for bit access */
277*10465441SEvalZero uint32_t w; /*!< Type used for word access */
278*10465441SEvalZero } CONTROL_Type;
279*10465441SEvalZero
280*10465441SEvalZero /*@} end of group CMSIS_CORE */
281*10465441SEvalZero
282*10465441SEvalZero
283*10465441SEvalZero /** \ingroup CMSIS_core_register
284*10465441SEvalZero \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
285*10465441SEvalZero \brief Type definitions for the NVIC Registers
286*10465441SEvalZero @{
287*10465441SEvalZero */
288*10465441SEvalZero
289*10465441SEvalZero /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
290*10465441SEvalZero */
291*10465441SEvalZero typedef struct
292*10465441SEvalZero {
293*10465441SEvalZero __IO uint32_t ISER[1]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
294*10465441SEvalZero uint32_t RESERVED0[31];
295*10465441SEvalZero __IO uint32_t ICER[1]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
296*10465441SEvalZero uint32_t RSERVED1[31];
297*10465441SEvalZero __IO uint32_t ISPR[1]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
298*10465441SEvalZero uint32_t RESERVED2[31];
299*10465441SEvalZero __IO uint32_t ICPR[1]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
300*10465441SEvalZero uint32_t RESERVED3[31];
301*10465441SEvalZero uint32_t RESERVED4[64];
302*10465441SEvalZero __IO uint32_t IP[8]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
303*10465441SEvalZero } NVIC_Type;
304*10465441SEvalZero
305*10465441SEvalZero /*@} end of group CMSIS_NVIC */
306*10465441SEvalZero
307*10465441SEvalZero
308*10465441SEvalZero /** \ingroup CMSIS_core_register
309*10465441SEvalZero \defgroup CMSIS_SCB System Control Block (SCB)
310*10465441SEvalZero \brief Type definitions for the System Control Block Registers
311*10465441SEvalZero @{
312*10465441SEvalZero */
313*10465441SEvalZero
314*10465441SEvalZero /** \brief Structure type to access the System Control Block (SCB).
315*10465441SEvalZero */
316*10465441SEvalZero typedef struct
317*10465441SEvalZero {
318*10465441SEvalZero __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
319*10465441SEvalZero __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
320*10465441SEvalZero #if (__VTOR_PRESENT == 1)
321*10465441SEvalZero __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
322*10465441SEvalZero #else
323*10465441SEvalZero uint32_t RESERVED0;
324*10465441SEvalZero #endif
325*10465441SEvalZero __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
326*10465441SEvalZero __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
327*10465441SEvalZero __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
328*10465441SEvalZero uint32_t RESERVED1;
329*10465441SEvalZero __IO uint32_t SHP[2]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
330*10465441SEvalZero __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
331*10465441SEvalZero } SCB_Type;
332*10465441SEvalZero
333*10465441SEvalZero /* SCB CPUID Register Definitions */
334*10465441SEvalZero #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
335*10465441SEvalZero #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
336*10465441SEvalZero
337*10465441SEvalZero #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
338*10465441SEvalZero #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
339*10465441SEvalZero
340*10465441SEvalZero #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
341*10465441SEvalZero #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
342*10465441SEvalZero
343*10465441SEvalZero #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
344*10465441SEvalZero #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
345*10465441SEvalZero
346*10465441SEvalZero #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
347*10465441SEvalZero #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos) /*!< SCB CPUID: REVISION Mask */
348*10465441SEvalZero
349*10465441SEvalZero /* SCB Interrupt Control State Register Definitions */
350*10465441SEvalZero #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
351*10465441SEvalZero #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
352*10465441SEvalZero
353*10465441SEvalZero #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
354*10465441SEvalZero #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
355*10465441SEvalZero
356*10465441SEvalZero #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
357*10465441SEvalZero #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
358*10465441SEvalZero
359*10465441SEvalZero #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
360*10465441SEvalZero #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
361*10465441SEvalZero
362*10465441SEvalZero #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
363*10465441SEvalZero #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
364*10465441SEvalZero
365*10465441SEvalZero #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
366*10465441SEvalZero #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
367*10465441SEvalZero
368*10465441SEvalZero #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
369*10465441SEvalZero #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
370*10465441SEvalZero
371*10465441SEvalZero #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
372*10465441SEvalZero #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
373*10465441SEvalZero
374*10465441SEvalZero #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
375*10465441SEvalZero #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos) /*!< SCB ICSR: VECTACTIVE Mask */
376*10465441SEvalZero
377*10465441SEvalZero #if (__VTOR_PRESENT == 1)
378*10465441SEvalZero /* SCB Interrupt Control State Register Definitions */
379*10465441SEvalZero #define SCB_VTOR_TBLOFF_Pos 8 /*!< SCB VTOR: TBLOFF Position */
380*10465441SEvalZero #define SCB_VTOR_TBLOFF_Msk (0xFFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
381*10465441SEvalZero #endif
382*10465441SEvalZero
383*10465441SEvalZero /* SCB Application Interrupt and Reset Control Register Definitions */
384*10465441SEvalZero #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
385*10465441SEvalZero #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
386*10465441SEvalZero
387*10465441SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
388*10465441SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
389*10465441SEvalZero
390*10465441SEvalZero #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
391*10465441SEvalZero #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
392*10465441SEvalZero
393*10465441SEvalZero #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
394*10465441SEvalZero #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
395*10465441SEvalZero
396*10465441SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
397*10465441SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
398*10465441SEvalZero
399*10465441SEvalZero /* SCB System Control Register Definitions */
400*10465441SEvalZero #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
401*10465441SEvalZero #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
402*10465441SEvalZero
403*10465441SEvalZero #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
404*10465441SEvalZero #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
405*10465441SEvalZero
406*10465441SEvalZero #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
407*10465441SEvalZero #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
408*10465441SEvalZero
409*10465441SEvalZero /* SCB Configuration Control Register Definitions */
410*10465441SEvalZero #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
411*10465441SEvalZero #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
412*10465441SEvalZero
413*10465441SEvalZero #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
414*10465441SEvalZero #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
415*10465441SEvalZero
416*10465441SEvalZero /* SCB System Handler Control and State Register Definitions */
417*10465441SEvalZero #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
418*10465441SEvalZero #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
419*10465441SEvalZero
420*10465441SEvalZero /*@} end of group CMSIS_SCB */
421*10465441SEvalZero
422*10465441SEvalZero
423*10465441SEvalZero /** \ingroup CMSIS_core_register
424*10465441SEvalZero \defgroup CMSIS_SysTick System Tick Timer (SysTick)
425*10465441SEvalZero \brief Type definitions for the System Timer Registers.
426*10465441SEvalZero @{
427*10465441SEvalZero */
428*10465441SEvalZero
429*10465441SEvalZero /** \brief Structure type to access the System Timer (SysTick).
430*10465441SEvalZero */
431*10465441SEvalZero typedef struct
432*10465441SEvalZero {
433*10465441SEvalZero __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
434*10465441SEvalZero __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
435*10465441SEvalZero __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
436*10465441SEvalZero __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
437*10465441SEvalZero } SysTick_Type;
438*10465441SEvalZero
439*10465441SEvalZero /* SysTick Control / Status Register Definitions */
440*10465441SEvalZero #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
441*10465441SEvalZero #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
442*10465441SEvalZero
443*10465441SEvalZero #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
444*10465441SEvalZero #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
445*10465441SEvalZero
446*10465441SEvalZero #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
447*10465441SEvalZero #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
448*10465441SEvalZero
449*10465441SEvalZero #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
450*10465441SEvalZero #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos) /*!< SysTick CTRL: ENABLE Mask */
451*10465441SEvalZero
452*10465441SEvalZero /* SysTick Reload Register Definitions */
453*10465441SEvalZero #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
454*10465441SEvalZero #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos) /*!< SysTick LOAD: RELOAD Mask */
455*10465441SEvalZero
456*10465441SEvalZero /* SysTick Current Register Definitions */
457*10465441SEvalZero #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
458*10465441SEvalZero #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick VAL: CURRENT Mask */
459*10465441SEvalZero
460*10465441SEvalZero /* SysTick Calibration Register Definitions */
461*10465441SEvalZero #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
462*10465441SEvalZero #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
463*10465441SEvalZero
464*10465441SEvalZero #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
465*10465441SEvalZero #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
466*10465441SEvalZero
467*10465441SEvalZero #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
468*10465441SEvalZero #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick CALIB: TENMS Mask */
469*10465441SEvalZero
470*10465441SEvalZero /*@} end of group CMSIS_SysTick */
471*10465441SEvalZero
472*10465441SEvalZero #if (__MPU_PRESENT == 1)
473*10465441SEvalZero /** \ingroup CMSIS_core_register
474*10465441SEvalZero \defgroup CMSIS_MPU Memory Protection Unit (MPU)
475*10465441SEvalZero \brief Type definitions for the Memory Protection Unit (MPU)
476*10465441SEvalZero @{
477*10465441SEvalZero */
478*10465441SEvalZero
479*10465441SEvalZero /** \brief Structure type to access the Memory Protection Unit (MPU).
480*10465441SEvalZero */
481*10465441SEvalZero typedef struct
482*10465441SEvalZero {
483*10465441SEvalZero __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
484*10465441SEvalZero __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
485*10465441SEvalZero __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
486*10465441SEvalZero __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
487*10465441SEvalZero __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
488*10465441SEvalZero } MPU_Type;
489*10465441SEvalZero
490*10465441SEvalZero /* MPU Type Register */
491*10465441SEvalZero #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
492*10465441SEvalZero #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
493*10465441SEvalZero
494*10465441SEvalZero #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
495*10465441SEvalZero #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
496*10465441SEvalZero
497*10465441SEvalZero #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
498*10465441SEvalZero #define MPU_TYPE_SEPARATE_Msk (1UL << MPU_TYPE_SEPARATE_Pos) /*!< MPU TYPE: SEPARATE Mask */
499*10465441SEvalZero
500*10465441SEvalZero /* MPU Control Register */
501*10465441SEvalZero #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
502*10465441SEvalZero #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
503*10465441SEvalZero
504*10465441SEvalZero #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
505*10465441SEvalZero #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
506*10465441SEvalZero
507*10465441SEvalZero #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
508*10465441SEvalZero #define MPU_CTRL_ENABLE_Msk (1UL << MPU_CTRL_ENABLE_Pos) /*!< MPU CTRL: ENABLE Mask */
509*10465441SEvalZero
510*10465441SEvalZero /* MPU Region Number Register */
511*10465441SEvalZero #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
512*10465441SEvalZero #define MPU_RNR_REGION_Msk (0xFFUL << MPU_RNR_REGION_Pos) /*!< MPU RNR: REGION Mask */
513*10465441SEvalZero
514*10465441SEvalZero /* MPU Region Base Address Register */
515*10465441SEvalZero #define MPU_RBAR_ADDR_Pos 8 /*!< MPU RBAR: ADDR Position */
516*10465441SEvalZero #define MPU_RBAR_ADDR_Msk (0xFFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
517*10465441SEvalZero
518*10465441SEvalZero #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
519*10465441SEvalZero #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
520*10465441SEvalZero
521*10465441SEvalZero #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
522*10465441SEvalZero #define MPU_RBAR_REGION_Msk (0xFUL << MPU_RBAR_REGION_Pos) /*!< MPU RBAR: REGION Mask */
523*10465441SEvalZero
524*10465441SEvalZero /* MPU Region Attribute and Size Register */
525*10465441SEvalZero #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
526*10465441SEvalZero #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
527*10465441SEvalZero
528*10465441SEvalZero #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
529*10465441SEvalZero #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
530*10465441SEvalZero
531*10465441SEvalZero #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
532*10465441SEvalZero #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
533*10465441SEvalZero
534*10465441SEvalZero #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
535*10465441SEvalZero #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
536*10465441SEvalZero
537*10465441SEvalZero #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
538*10465441SEvalZero #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
539*10465441SEvalZero
540*10465441SEvalZero #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
541*10465441SEvalZero #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
542*10465441SEvalZero
543*10465441SEvalZero #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
544*10465441SEvalZero #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
545*10465441SEvalZero
546*10465441SEvalZero #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
547*10465441SEvalZero #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
548*10465441SEvalZero
549*10465441SEvalZero #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
550*10465441SEvalZero #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
551*10465441SEvalZero
552*10465441SEvalZero #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
553*10465441SEvalZero #define MPU_RASR_ENABLE_Msk (1UL << MPU_RASR_ENABLE_Pos) /*!< MPU RASR: Region enable bit Disable Mask */
554*10465441SEvalZero
555*10465441SEvalZero /*@} end of group CMSIS_MPU */
556*10465441SEvalZero #endif
557*10465441SEvalZero
558*10465441SEvalZero
559*10465441SEvalZero /** \ingroup CMSIS_core_register
560*10465441SEvalZero \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
561*10465441SEvalZero \brief Cortex-M0+ Core Debug Registers (DCB registers, SHCSR, and DFSR)
562*10465441SEvalZero are only accessible over DAP and not via processor. Therefore
563*10465441SEvalZero they are not covered by the Cortex-M0 header file.
564*10465441SEvalZero @{
565*10465441SEvalZero */
566*10465441SEvalZero /*@} end of group CMSIS_CoreDebug */
567*10465441SEvalZero
568*10465441SEvalZero
569*10465441SEvalZero /** \ingroup CMSIS_core_register
570*10465441SEvalZero \defgroup CMSIS_core_base Core Definitions
571*10465441SEvalZero \brief Definitions for base addresses, unions, and structures.
572*10465441SEvalZero @{
573*10465441SEvalZero */
574*10465441SEvalZero
575*10465441SEvalZero /* Memory mapping of Cortex-M0+ Hardware */
576*10465441SEvalZero #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
577*10465441SEvalZero #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
578*10465441SEvalZero #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
579*10465441SEvalZero #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
580*10465441SEvalZero
581*10465441SEvalZero #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
582*10465441SEvalZero #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
583*10465441SEvalZero #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
584*10465441SEvalZero
585*10465441SEvalZero #if (__MPU_PRESENT == 1)
586*10465441SEvalZero #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
587*10465441SEvalZero #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
588*10465441SEvalZero #endif
589*10465441SEvalZero
590*10465441SEvalZero /*@} */
591*10465441SEvalZero
592*10465441SEvalZero
593*10465441SEvalZero
594*10465441SEvalZero /*******************************************************************************
595*10465441SEvalZero * Hardware Abstraction Layer
596*10465441SEvalZero Core Function Interface contains:
597*10465441SEvalZero - Core NVIC Functions
598*10465441SEvalZero - Core SysTick Functions
599*10465441SEvalZero - Core Register Access Functions
600*10465441SEvalZero ******************************************************************************/
601*10465441SEvalZero /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
602*10465441SEvalZero */
603*10465441SEvalZero
604*10465441SEvalZero
605*10465441SEvalZero
606*10465441SEvalZero /* ########################## NVIC functions #################################### */
607*10465441SEvalZero /** \ingroup CMSIS_Core_FunctionInterface
608*10465441SEvalZero \defgroup CMSIS_Core_NVICFunctions NVIC Functions
609*10465441SEvalZero \brief Functions that manage interrupts and exceptions via the NVIC.
610*10465441SEvalZero @{
611*10465441SEvalZero */
612*10465441SEvalZero
613*10465441SEvalZero /* Interrupt Priorities are WORD accessible only under ARMv6M */
614*10465441SEvalZero /* The following MACROS handle generation of the register offset and byte masks */
615*10465441SEvalZero #define _BIT_SHIFT(IRQn) ( (((uint32_t)(IRQn) ) & 0x03) * 8 )
616*10465441SEvalZero #define _SHP_IDX(IRQn) ( ((((uint32_t)(IRQn) & 0x0F)-8) >> 2) )
617*10465441SEvalZero #define _IP_IDX(IRQn) ( ((uint32_t)(IRQn) >> 2) )
618*10465441SEvalZero
619*10465441SEvalZero
620*10465441SEvalZero /** \brief Enable External Interrupt
621*10465441SEvalZero
622*10465441SEvalZero The function enables a device-specific interrupt in the NVIC interrupt controller.
623*10465441SEvalZero
624*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
625*10465441SEvalZero */
NVIC_EnableIRQ(IRQn_Type IRQn)626*10465441SEvalZero __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
627*10465441SEvalZero {
628*10465441SEvalZero NVIC->ISER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
629*10465441SEvalZero }
630*10465441SEvalZero
631*10465441SEvalZero
632*10465441SEvalZero /** \brief Disable External Interrupt
633*10465441SEvalZero
634*10465441SEvalZero The function disables a device-specific interrupt in the NVIC interrupt controller.
635*10465441SEvalZero
636*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
637*10465441SEvalZero */
NVIC_DisableIRQ(IRQn_Type IRQn)638*10465441SEvalZero __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
639*10465441SEvalZero {
640*10465441SEvalZero NVIC->ICER[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
641*10465441SEvalZero }
642*10465441SEvalZero
643*10465441SEvalZero
644*10465441SEvalZero /** \brief Get Pending Interrupt
645*10465441SEvalZero
646*10465441SEvalZero The function reads the pending register in the NVIC and returns the pending bit
647*10465441SEvalZero for the specified interrupt.
648*10465441SEvalZero
649*10465441SEvalZero \param [in] IRQn Interrupt number.
650*10465441SEvalZero
651*10465441SEvalZero \return 0 Interrupt status is not pending.
652*10465441SEvalZero \return 1 Interrupt status is pending.
653*10465441SEvalZero */
NVIC_GetPendingIRQ(IRQn_Type IRQn)654*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
655*10465441SEvalZero {
656*10465441SEvalZero return((uint32_t) ((NVIC->ISPR[0] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0));
657*10465441SEvalZero }
658*10465441SEvalZero
659*10465441SEvalZero
660*10465441SEvalZero /** \brief Set Pending Interrupt
661*10465441SEvalZero
662*10465441SEvalZero The function sets the pending bit of an external interrupt.
663*10465441SEvalZero
664*10465441SEvalZero \param [in] IRQn Interrupt number. Value cannot be negative.
665*10465441SEvalZero */
NVIC_SetPendingIRQ(IRQn_Type IRQn)666*10465441SEvalZero __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
667*10465441SEvalZero {
668*10465441SEvalZero NVIC->ISPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F));
669*10465441SEvalZero }
670*10465441SEvalZero
671*10465441SEvalZero
672*10465441SEvalZero /** \brief Clear Pending Interrupt
673*10465441SEvalZero
674*10465441SEvalZero The function clears the pending bit of an external interrupt.
675*10465441SEvalZero
676*10465441SEvalZero \param [in] IRQn External interrupt number. Value cannot be negative.
677*10465441SEvalZero */
NVIC_ClearPendingIRQ(IRQn_Type IRQn)678*10465441SEvalZero __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
679*10465441SEvalZero {
680*10465441SEvalZero NVIC->ICPR[0] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* Clear pending interrupt */
681*10465441SEvalZero }
682*10465441SEvalZero
683*10465441SEvalZero
684*10465441SEvalZero /** \brief Set Interrupt Priority
685*10465441SEvalZero
686*10465441SEvalZero The function sets the priority of an interrupt.
687*10465441SEvalZero
688*10465441SEvalZero \note The priority cannot be set for every core interrupt.
689*10465441SEvalZero
690*10465441SEvalZero \param [in] IRQn Interrupt number.
691*10465441SEvalZero \param [in] priority Priority to set.
692*10465441SEvalZero */
NVIC_SetPriority(IRQn_Type IRQn,uint32_t priority)693*10465441SEvalZero __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
694*10465441SEvalZero {
695*10465441SEvalZero if(IRQn < 0) {
696*10465441SEvalZero SCB->SHP[_SHP_IDX(IRQn)] = (SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
697*10465441SEvalZero (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
698*10465441SEvalZero else {
699*10465441SEvalZero NVIC->IP[_IP_IDX(IRQn)] = (NVIC->IP[_IP_IDX(IRQn)] & ~(0xFF << _BIT_SHIFT(IRQn))) |
700*10465441SEvalZero (((priority << (8 - __NVIC_PRIO_BITS)) & 0xFF) << _BIT_SHIFT(IRQn)); }
701*10465441SEvalZero }
702*10465441SEvalZero
703*10465441SEvalZero
704*10465441SEvalZero /** \brief Get Interrupt Priority
705*10465441SEvalZero
706*10465441SEvalZero The function reads the priority of an interrupt. The interrupt
707*10465441SEvalZero number can be positive to specify an external (device specific)
708*10465441SEvalZero interrupt, or negative to specify an internal (core) interrupt.
709*10465441SEvalZero
710*10465441SEvalZero
711*10465441SEvalZero \param [in] IRQn Interrupt number.
712*10465441SEvalZero \return Interrupt Priority. Value is aligned automatically to the implemented
713*10465441SEvalZero priority bits of the microcontroller.
714*10465441SEvalZero */
NVIC_GetPriority(IRQn_Type IRQn)715*10465441SEvalZero __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
716*10465441SEvalZero {
717*10465441SEvalZero
718*10465441SEvalZero if(IRQn < 0) {
719*10465441SEvalZero return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for Cortex-M0 system interrupts */
720*10465441SEvalZero else {
721*10465441SEvalZero return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & 0xFF) >> (8 - __NVIC_PRIO_BITS))); } /* get priority for device specific interrupts */
722*10465441SEvalZero }
723*10465441SEvalZero
724*10465441SEvalZero
725*10465441SEvalZero /** \brief System Reset
726*10465441SEvalZero
727*10465441SEvalZero The function initiates a system reset request to reset the MCU.
728*10465441SEvalZero */
NVIC_SystemReset(void)729*10465441SEvalZero __STATIC_INLINE void NVIC_SystemReset(void)
730*10465441SEvalZero {
731*10465441SEvalZero __DSB(); /* Ensure all outstanding memory accesses included
732*10465441SEvalZero buffered write are completed before reset */
733*10465441SEvalZero SCB->AIRCR = ((0x5FA << SCB_AIRCR_VECTKEY_Pos) |
734*10465441SEvalZero SCB_AIRCR_SYSRESETREQ_Msk);
735*10465441SEvalZero __DSB(); /* Ensure completion of memory access */
736*10465441SEvalZero while(1); /* wait until reset */
737*10465441SEvalZero }
738*10465441SEvalZero
739*10465441SEvalZero /*@} end of CMSIS_Core_NVICFunctions */
740*10465441SEvalZero
741*10465441SEvalZero
742*10465441SEvalZero
743*10465441SEvalZero /* ################################## SysTick function ############################################ */
744*10465441SEvalZero /** \ingroup CMSIS_Core_FunctionInterface
745*10465441SEvalZero \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
746*10465441SEvalZero \brief Functions that configure the System.
747*10465441SEvalZero @{
748*10465441SEvalZero */
749*10465441SEvalZero
750*10465441SEvalZero #if (__Vendor_SysTickConfig == 0)
751*10465441SEvalZero
752*10465441SEvalZero /** \brief System Tick Configuration
753*10465441SEvalZero
754*10465441SEvalZero The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
755*10465441SEvalZero Counter is in free running mode to generate periodic interrupts.
756*10465441SEvalZero
757*10465441SEvalZero \param [in] ticks Number of ticks between two interrupts.
758*10465441SEvalZero
759*10465441SEvalZero \return 0 Function succeeded.
760*10465441SEvalZero \return 1 Function failed.
761*10465441SEvalZero
762*10465441SEvalZero \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
763*10465441SEvalZero function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
764*10465441SEvalZero must contain a vendor-specific implementation of this function.
765*10465441SEvalZero
766*10465441SEvalZero */
SysTick_Config(uint32_t ticks)767*10465441SEvalZero __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
768*10465441SEvalZero {
769*10465441SEvalZero if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1); /* Reload value impossible */
770*10465441SEvalZero
771*10465441SEvalZero SysTick->LOAD = ticks - 1; /* set reload register */
772*10465441SEvalZero NVIC_SetPriority (SysTick_IRQn, (1<<__NVIC_PRIO_BITS) - 1); /* set Priority for Systick Interrupt */
773*10465441SEvalZero SysTick->VAL = 0; /* Load the SysTick Counter Value */
774*10465441SEvalZero SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
775*10465441SEvalZero SysTick_CTRL_TICKINT_Msk |
776*10465441SEvalZero SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
777*10465441SEvalZero return (0); /* Function successful */
778*10465441SEvalZero }
779*10465441SEvalZero
780*10465441SEvalZero #endif
781*10465441SEvalZero
782*10465441SEvalZero /*@} end of CMSIS_Core_SysTickFunctions */
783*10465441SEvalZero
784*10465441SEvalZero
785*10465441SEvalZero
786*10465441SEvalZero
787*10465441SEvalZero #endif /* __CORE_CM0PLUS_H_DEPENDANT */
788*10465441SEvalZero
789*10465441SEvalZero #endif /* __CMSIS_GENERIC */
790*10465441SEvalZero
791*10465441SEvalZero #ifdef __cplusplus
792*10465441SEvalZero }
793*10465441SEvalZero #endif
794