1*150812a8SEvalZero /* 2*150812a8SEvalZero * Copyright (c) 2017 - 2018, Nordic Semiconductor ASA 3*150812a8SEvalZero * All rights reserved. 4*150812a8SEvalZero * 5*150812a8SEvalZero * Redistribution and use in source and binary forms, with or without 6*150812a8SEvalZero * modification, are permitted provided that the following conditions are met: 7*150812a8SEvalZero * 8*150812a8SEvalZero * 1. Redistributions of source code must retain the above copyright notice, this 9*150812a8SEvalZero * list of conditions and the following disclaimer. 10*150812a8SEvalZero * 11*150812a8SEvalZero * 2. Redistributions in binary form must reproduce the above copyright 12*150812a8SEvalZero * notice, this list of conditions and the following disclaimer in the 13*150812a8SEvalZero * documentation and/or other materials provided with the distribution. 14*150812a8SEvalZero * 15*150812a8SEvalZero * 3. Neither the name of the copyright holder nor the names of its 16*150812a8SEvalZero * contributors may be used to endorse or promote products derived from this 17*150812a8SEvalZero * software without specific prior written permission. 18*150812a8SEvalZero * 19*150812a8SEvalZero * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 20*150812a8SEvalZero * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 21*150812a8SEvalZero * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 22*150812a8SEvalZero * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 23*150812a8SEvalZero * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24*150812a8SEvalZero * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25*150812a8SEvalZero * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26*150812a8SEvalZero * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27*150812a8SEvalZero * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28*150812a8SEvalZero * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29*150812a8SEvalZero * POSSIBILITY OF SUCH DAMAGE. 30*150812a8SEvalZero */ 31*150812a8SEvalZero 32*150812a8SEvalZero #ifndef NRFX_IRQS_NRF52832_H__ 33*150812a8SEvalZero #define NRFX_IRQS_NRF52832_H__ 34*150812a8SEvalZero 35*150812a8SEvalZero #ifdef __cplusplus 36*150812a8SEvalZero extern "C" { 37*150812a8SEvalZero #endif 38*150812a8SEvalZero 39*150812a8SEvalZero 40*150812a8SEvalZero // POWER_CLOCK_IRQn 41*150812a8SEvalZero #define nrfx_power_clock_irq_handler POWER_CLOCK_IRQHandler 42*150812a8SEvalZero 43*150812a8SEvalZero // RADIO_IRQn 44*150812a8SEvalZero 45*150812a8SEvalZero // UARTE0_UART0_IRQn 46*150812a8SEvalZero #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_4_ENABLED) 47*150812a8SEvalZero #define nrfx_prs_box_4_irq_handler UARTE0_UART0_IRQHandler 48*150812a8SEvalZero #else 49*150812a8SEvalZero #define nrfx_uarte_0_irq_handler UARTE0_UART0_IRQHandler 50*150812a8SEvalZero #define nrfx_uart_0_irq_handler UARTE0_UART0_IRQHandler 51*150812a8SEvalZero #endif 52*150812a8SEvalZero 53*150812a8SEvalZero // SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQn 54*150812a8SEvalZero #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_0_ENABLED) 55*150812a8SEvalZero #define nrfx_prs_box_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 56*150812a8SEvalZero #else 57*150812a8SEvalZero #define nrfx_spim_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 58*150812a8SEvalZero #define nrfx_spis_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 59*150812a8SEvalZero #define nrfx_twim_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 60*150812a8SEvalZero #define nrfx_twis_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 61*150812a8SEvalZero #define nrfx_spi_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 62*150812a8SEvalZero #define nrfx_twi_0_irq_handler SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler 63*150812a8SEvalZero #endif 64*150812a8SEvalZero 65*150812a8SEvalZero // SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQn 66*150812a8SEvalZero #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_1_ENABLED) 67*150812a8SEvalZero #define nrfx_prs_box_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 68*150812a8SEvalZero #else 69*150812a8SEvalZero #define nrfx_spim_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 70*150812a8SEvalZero #define nrfx_spis_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 71*150812a8SEvalZero #define nrfx_twim_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 72*150812a8SEvalZero #define nrfx_twis_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 73*150812a8SEvalZero #define nrfx_spi_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 74*150812a8SEvalZero #define nrfx_twi_1_irq_handler SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler 75*150812a8SEvalZero #endif 76*150812a8SEvalZero 77*150812a8SEvalZero // NFCT_IRQn 78*150812a8SEvalZero #define nrfx_nfct_irq_handler NFCT_IRQHandler 79*150812a8SEvalZero 80*150812a8SEvalZero // GPIOTE_IRQn 81*150812a8SEvalZero #define nrfx_gpiote_irq_handler GPIOTE_IRQHandler 82*150812a8SEvalZero 83*150812a8SEvalZero // SAADC_IRQn 84*150812a8SEvalZero #define nrfx_saadc_irq_handler SAADC_IRQHandler 85*150812a8SEvalZero 86*150812a8SEvalZero // TIMER0_IRQn 87*150812a8SEvalZero #define nrfx_timer_0_irq_handler TIMER0_IRQHandler 88*150812a8SEvalZero 89*150812a8SEvalZero // TIMER1_IRQn 90*150812a8SEvalZero #define nrfx_timer_1_irq_handler TIMER1_IRQHandler 91*150812a8SEvalZero 92*150812a8SEvalZero // TIMER2_IRQn 93*150812a8SEvalZero #define nrfx_timer_2_irq_handler TIMER2_IRQHandler 94*150812a8SEvalZero 95*150812a8SEvalZero // RTC0_IRQn 96*150812a8SEvalZero #define nrfx_rtc_0_irq_handler RTC0_IRQHandler 97*150812a8SEvalZero 98*150812a8SEvalZero // TEMP_IRQn 99*150812a8SEvalZero 100*150812a8SEvalZero // RNG_IRQn 101*150812a8SEvalZero #define nrfx_rng_irq_handler RNG_IRQHandler 102*150812a8SEvalZero 103*150812a8SEvalZero // ECB_IRQn 104*150812a8SEvalZero 105*150812a8SEvalZero // CCM_AAR_IRQn 106*150812a8SEvalZero 107*150812a8SEvalZero // WDT_IRQn 108*150812a8SEvalZero #define nrfx_wdt_irq_handler WDT_IRQHandler 109*150812a8SEvalZero 110*150812a8SEvalZero // RTC1_IRQn 111*150812a8SEvalZero #define nrfx_rtc_1_irq_handler RTC1_IRQHandler 112*150812a8SEvalZero 113*150812a8SEvalZero // QDEC_IRQn 114*150812a8SEvalZero #define nrfx_qdec_irq_handler QDEC_IRQHandler 115*150812a8SEvalZero 116*150812a8SEvalZero // COMP_LPCOMP_IRQn 117*150812a8SEvalZero #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_3_ENABLED) 118*150812a8SEvalZero #define nrfx_prs_box_3_irq_handler COMP_LPCOMP_IRQHandler 119*150812a8SEvalZero #else 120*150812a8SEvalZero #define nrfx_comp_irq_handler COMP_LPCOMP_IRQHandler 121*150812a8SEvalZero #define nrfx_lpcomp_irq_handler COMP_LPCOMP_IRQHandler 122*150812a8SEvalZero #endif 123*150812a8SEvalZero 124*150812a8SEvalZero // SWI0_EGU0_IRQn 125*150812a8SEvalZero #define nrfx_swi_0_irq_handler SWI0_EGU0_IRQHandler 126*150812a8SEvalZero 127*150812a8SEvalZero // SWI1_EGU1_IRQn 128*150812a8SEvalZero #define nrfx_swi_1_irq_handler SWI1_EGU1_IRQHandler 129*150812a8SEvalZero 130*150812a8SEvalZero // SWI2_EGU2_IRQn 131*150812a8SEvalZero #define nrfx_swi_2_irq_handler SWI2_EGU2_IRQHandler 132*150812a8SEvalZero 133*150812a8SEvalZero // SWI3_EGU3_IRQn 134*150812a8SEvalZero #define nrfx_swi_3_irq_handler SWI3_EGU3_IRQHandler 135*150812a8SEvalZero 136*150812a8SEvalZero // SWI4_EGU4_IRQn 137*150812a8SEvalZero #define nrfx_swi_4_irq_handler SWI4_EGU4_IRQHandler 138*150812a8SEvalZero 139*150812a8SEvalZero // SWI5_EGU5_IRQn 140*150812a8SEvalZero #define nrfx_swi_5_irq_handler SWI5_EGU5_IRQHandler 141*150812a8SEvalZero 142*150812a8SEvalZero // TIMER3_IRQn 143*150812a8SEvalZero #define nrfx_timer_3_irq_handler TIMER3_IRQHandler 144*150812a8SEvalZero 145*150812a8SEvalZero // TIMER4_IRQn 146*150812a8SEvalZero #define nrfx_timer_4_irq_handler TIMER4_IRQHandler 147*150812a8SEvalZero 148*150812a8SEvalZero // PWM0_IRQn 149*150812a8SEvalZero #define nrfx_pwm_0_irq_handler PWM0_IRQHandler 150*150812a8SEvalZero 151*150812a8SEvalZero // PDM_IRQn 152*150812a8SEvalZero #define nrfx_pdm_irq_handler PDM_IRQHandler 153*150812a8SEvalZero 154*150812a8SEvalZero // MWU_IRQn 155*150812a8SEvalZero 156*150812a8SEvalZero // PWM1_IRQn 157*150812a8SEvalZero #define nrfx_pwm_1_irq_handler PWM1_IRQHandler 158*150812a8SEvalZero 159*150812a8SEvalZero // PWM2_IRQn 160*150812a8SEvalZero #define nrfx_pwm_2_irq_handler PWM2_IRQHandler 161*150812a8SEvalZero 162*150812a8SEvalZero // SPIM2_SPIS2_SPI2_IRQn 163*150812a8SEvalZero #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_2_ENABLED) 164*150812a8SEvalZero #define nrfx_prs_box_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler 165*150812a8SEvalZero #else 166*150812a8SEvalZero #define nrfx_spim_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler 167*150812a8SEvalZero #define nrfx_spis_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler 168*150812a8SEvalZero #define nrfx_spi_2_irq_handler SPIM2_SPIS2_SPI2_IRQHandler 169*150812a8SEvalZero #endif 170*150812a8SEvalZero 171*150812a8SEvalZero // RTC2_IRQn 172*150812a8SEvalZero #define nrfx_rtc_2_irq_handler RTC2_IRQHandler 173*150812a8SEvalZero 174*150812a8SEvalZero // I2S_IRQn 175*150812a8SEvalZero #define nrfx_i2s_irq_handler I2S_IRQHandler 176*150812a8SEvalZero 177*150812a8SEvalZero // FPU_IRQn 178*150812a8SEvalZero 179*150812a8SEvalZero 180*150812a8SEvalZero #ifdef __cplusplus 181*150812a8SEvalZero } 182*150812a8SEvalZero #endif 183*150812a8SEvalZero 184*150812a8SEvalZero #endif // NRFX_IRQS_NRF52832_H__ 185