xref: /nrf52832-nimble/nordic/cmsis/include/core_cm4.h (revision 150812a83cab50279bd772ef6db1bfaf255f2c5b)
1*150812a8SEvalZero /**************************************************************************//**
2*150812a8SEvalZero  * @file     core_cm4.h
3*150812a8SEvalZero  * @brief    CMSIS Cortex-M4 Core Peripheral Access Layer Header File
4*150812a8SEvalZero  * @version  V4.30
5*150812a8SEvalZero  * @date     20. October 2015
6*150812a8SEvalZero  ******************************************************************************/
7*150812a8SEvalZero /* Copyright (c) 2009 - 2015 ARM LIMITED
8*150812a8SEvalZero 
9*150812a8SEvalZero    All rights reserved.
10*150812a8SEvalZero    Redistribution and use in source and binary forms, with or without
11*150812a8SEvalZero    modification, are permitted provided that the following conditions are met:
12*150812a8SEvalZero    - Redistributions of source code must retain the above copyright
13*150812a8SEvalZero      notice, this list of conditions and the following disclaimer.
14*150812a8SEvalZero    - Redistributions in binary form must reproduce the above copyright
15*150812a8SEvalZero      notice, this list of conditions and the following disclaimer in the
16*150812a8SEvalZero      documentation and/or other materials provided with the distribution.
17*150812a8SEvalZero    - Neither the name of ARM nor the names of its contributors may be used
18*150812a8SEvalZero      to endorse or promote products derived from this software without
19*150812a8SEvalZero      specific prior written permission.
20*150812a8SEvalZero    *
21*150812a8SEvalZero    THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22*150812a8SEvalZero    AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23*150812a8SEvalZero    IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24*150812a8SEvalZero    ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
25*150812a8SEvalZero    LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26*150812a8SEvalZero    CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27*150812a8SEvalZero    SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28*150812a8SEvalZero    INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29*150812a8SEvalZero    CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30*150812a8SEvalZero    ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31*150812a8SEvalZero    POSSIBILITY OF SUCH DAMAGE.
32*150812a8SEvalZero    ---------------------------------------------------------------------------*/
33*150812a8SEvalZero 
34*150812a8SEvalZero 
35*150812a8SEvalZero #if   defined ( __ICCARM__ )
36*150812a8SEvalZero  #pragma system_include         /* treat file as system include file for MISRA check */
37*150812a8SEvalZero #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
38*150812a8SEvalZero   #pragma clang system_header   /* treat file as system include file */
39*150812a8SEvalZero #endif
40*150812a8SEvalZero 
41*150812a8SEvalZero #ifndef __CORE_CM4_H_GENERIC
42*150812a8SEvalZero #define __CORE_CM4_H_GENERIC
43*150812a8SEvalZero 
44*150812a8SEvalZero #include <stdint.h>
45*150812a8SEvalZero 
46*150812a8SEvalZero #ifdef __cplusplus
47*150812a8SEvalZero  extern "C" {
48*150812a8SEvalZero #endif
49*150812a8SEvalZero 
50*150812a8SEvalZero /**
51*150812a8SEvalZero   \page CMSIS_MISRA_Exceptions  MISRA-C:2004 Compliance Exceptions
52*150812a8SEvalZero   CMSIS violates the following MISRA-C:2004 rules:
53*150812a8SEvalZero 
54*150812a8SEvalZero    \li Required Rule 8.5, object/function definition in header file.<br>
55*150812a8SEvalZero      Function definitions in header files are used to allow 'inlining'.
56*150812a8SEvalZero 
57*150812a8SEvalZero    \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
58*150812a8SEvalZero      Unions are used for effective representation of core registers.
59*150812a8SEvalZero 
60*150812a8SEvalZero    \li Advisory Rule 19.7, Function-like macro defined.<br>
61*150812a8SEvalZero      Function-like macros are used to allow more efficient code.
62*150812a8SEvalZero  */
63*150812a8SEvalZero 
64*150812a8SEvalZero 
65*150812a8SEvalZero /*******************************************************************************
66*150812a8SEvalZero  *                 CMSIS definitions
67*150812a8SEvalZero  ******************************************************************************/
68*150812a8SEvalZero /**
69*150812a8SEvalZero   \ingroup Cortex_M4
70*150812a8SEvalZero   @{
71*150812a8SEvalZero  */
72*150812a8SEvalZero 
73*150812a8SEvalZero /*  CMSIS CM4 definitions */
74*150812a8SEvalZero #define __CM4_CMSIS_VERSION_MAIN  (0x04U)                                      /*!< [31:16] CMSIS HAL main version */
75*150812a8SEvalZero #define __CM4_CMSIS_VERSION_SUB   (0x1EU)                                      /*!< [15:0]  CMSIS HAL sub version */
76*150812a8SEvalZero #define __CM4_CMSIS_VERSION       ((__CM4_CMSIS_VERSION_MAIN << 16U) | \
77*150812a8SEvalZero                                     __CM4_CMSIS_VERSION_SUB           )        /*!< CMSIS HAL version number */
78*150812a8SEvalZero 
79*150812a8SEvalZero #define __CORTEX_M                (0x04U)                                      /*!< Cortex-M Core */
80*150812a8SEvalZero 
81*150812a8SEvalZero 
82*150812a8SEvalZero #if   defined ( __CC_ARM )
83*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for ARM Compiler */
84*150812a8SEvalZero   #define __INLINE         __inline                                   /*!< inline keyword for ARM Compiler */
85*150812a8SEvalZero   #define __STATIC_INLINE  static __inline
86*150812a8SEvalZero 
87*150812a8SEvalZero #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
88*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for ARM Compiler */
89*150812a8SEvalZero   #define __INLINE         __inline                                   /*!< inline keyword for ARM Compiler */
90*150812a8SEvalZero   #define __STATIC_INLINE  static __inline
91*150812a8SEvalZero 
92*150812a8SEvalZero #elif defined ( __GNUC__ )
93*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for GNU Compiler */
94*150812a8SEvalZero   #define __INLINE         inline                                     /*!< inline keyword for GNU Compiler */
95*150812a8SEvalZero   #define __STATIC_INLINE  static inline
96*150812a8SEvalZero 
97*150812a8SEvalZero #elif defined ( __ICCARM__ )
98*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for IAR Compiler */
99*150812a8SEvalZero   #define __INLINE         inline                                     /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
100*150812a8SEvalZero   #define __STATIC_INLINE  static inline
101*150812a8SEvalZero 
102*150812a8SEvalZero #elif defined ( __TMS470__ )
103*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for TI CCS Compiler */
104*150812a8SEvalZero   #define __STATIC_INLINE  static inline
105*150812a8SEvalZero 
106*150812a8SEvalZero #elif defined ( __TASKING__ )
107*150812a8SEvalZero   #define __ASM            __asm                                      /*!< asm keyword for TASKING Compiler */
108*150812a8SEvalZero   #define __INLINE         inline                                     /*!< inline keyword for TASKING Compiler */
109*150812a8SEvalZero   #define __STATIC_INLINE  static inline
110*150812a8SEvalZero 
111*150812a8SEvalZero #elif defined ( __CSMC__ )
112*150812a8SEvalZero   #define __packed
113*150812a8SEvalZero   #define __ASM            _asm                                      /*!< asm keyword for COSMIC Compiler */
114*150812a8SEvalZero   #define __INLINE         inline                                    /*!< inline keyword for COSMIC Compiler. Use -pc99 on compile line */
115*150812a8SEvalZero   #define __STATIC_INLINE  static inline
116*150812a8SEvalZero 
117*150812a8SEvalZero #else
118*150812a8SEvalZero   #error Unknown compiler
119*150812a8SEvalZero #endif
120*150812a8SEvalZero 
121*150812a8SEvalZero /** __FPU_USED indicates whether an FPU is used or not.
122*150812a8SEvalZero     For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
123*150812a8SEvalZero */
124*150812a8SEvalZero #if defined ( __CC_ARM )
125*150812a8SEvalZero   #if defined __TARGET_FPU_VFP
126*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
127*150812a8SEvalZero       #define __FPU_USED       1U
128*150812a8SEvalZero     #else
129*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
130*150812a8SEvalZero       #define __FPU_USED       0U
131*150812a8SEvalZero     #endif
132*150812a8SEvalZero   #else
133*150812a8SEvalZero     #define __FPU_USED         0U
134*150812a8SEvalZero   #endif
135*150812a8SEvalZero 
136*150812a8SEvalZero #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
137*150812a8SEvalZero   #if defined __ARM_PCS_VFP
138*150812a8SEvalZero     #if (__FPU_PRESENT == 1)
139*150812a8SEvalZero       #define __FPU_USED       1U
140*150812a8SEvalZero     #else
141*150812a8SEvalZero       #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
142*150812a8SEvalZero       #define __FPU_USED       0U
143*150812a8SEvalZero     #endif
144*150812a8SEvalZero   #else
145*150812a8SEvalZero     #define __FPU_USED         0U
146*150812a8SEvalZero   #endif
147*150812a8SEvalZero 
148*150812a8SEvalZero #elif defined ( __GNUC__ )
149*150812a8SEvalZero   #if defined (__VFP_FP__) && !defined(__SOFTFP__)
150*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
151*150812a8SEvalZero       #define __FPU_USED       1U
152*150812a8SEvalZero     #else
153*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
154*150812a8SEvalZero       #define __FPU_USED       0U
155*150812a8SEvalZero     #endif
156*150812a8SEvalZero   #else
157*150812a8SEvalZero     #define __FPU_USED         0U
158*150812a8SEvalZero   #endif
159*150812a8SEvalZero 
160*150812a8SEvalZero #elif defined ( __ICCARM__ )
161*150812a8SEvalZero   #if defined __ARMVFP__
162*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
163*150812a8SEvalZero       #define __FPU_USED       1U
164*150812a8SEvalZero     #else
165*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
166*150812a8SEvalZero       #define __FPU_USED       0U
167*150812a8SEvalZero     #endif
168*150812a8SEvalZero   #else
169*150812a8SEvalZero     #define __FPU_USED         0U
170*150812a8SEvalZero   #endif
171*150812a8SEvalZero 
172*150812a8SEvalZero #elif defined ( __TMS470__ )
173*150812a8SEvalZero   #if defined __TI_VFP_SUPPORT__
174*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
175*150812a8SEvalZero       #define __FPU_USED       1U
176*150812a8SEvalZero     #else
177*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
178*150812a8SEvalZero       #define __FPU_USED       0U
179*150812a8SEvalZero     #endif
180*150812a8SEvalZero   #else
181*150812a8SEvalZero     #define __FPU_USED         0U
182*150812a8SEvalZero   #endif
183*150812a8SEvalZero 
184*150812a8SEvalZero #elif defined ( __TASKING__ )
185*150812a8SEvalZero   #if defined __FPU_VFP__
186*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
187*150812a8SEvalZero       #define __FPU_USED       1U
188*150812a8SEvalZero     #else
189*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
190*150812a8SEvalZero       #define __FPU_USED       0U
191*150812a8SEvalZero     #endif
192*150812a8SEvalZero   #else
193*150812a8SEvalZero     #define __FPU_USED         0U
194*150812a8SEvalZero   #endif
195*150812a8SEvalZero 
196*150812a8SEvalZero #elif defined ( __CSMC__ )
197*150812a8SEvalZero   #if ( __CSMC__ & 0x400U)
198*150812a8SEvalZero     #if (__FPU_PRESENT == 1U)
199*150812a8SEvalZero       #define __FPU_USED       1U
200*150812a8SEvalZero     #else
201*150812a8SEvalZero       #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
202*150812a8SEvalZero       #define __FPU_USED       0U
203*150812a8SEvalZero     #endif
204*150812a8SEvalZero   #else
205*150812a8SEvalZero     #define __FPU_USED         0U
206*150812a8SEvalZero   #endif
207*150812a8SEvalZero 
208*150812a8SEvalZero #endif
209*150812a8SEvalZero 
210*150812a8SEvalZero #include "core_cmInstr.h"                /* Core Instruction Access */
211*150812a8SEvalZero #include "core_cmFunc.h"                 /* Core Function Access */
212*150812a8SEvalZero #include "core_cmSimd.h"                 /* Compiler specific SIMD Intrinsics */
213*150812a8SEvalZero 
214*150812a8SEvalZero #ifdef __cplusplus
215*150812a8SEvalZero }
216*150812a8SEvalZero #endif
217*150812a8SEvalZero 
218*150812a8SEvalZero #endif /* __CORE_CM4_H_GENERIC */
219*150812a8SEvalZero 
220*150812a8SEvalZero #ifndef __CMSIS_GENERIC
221*150812a8SEvalZero 
222*150812a8SEvalZero #ifndef __CORE_CM4_H_DEPENDANT
223*150812a8SEvalZero #define __CORE_CM4_H_DEPENDANT
224*150812a8SEvalZero 
225*150812a8SEvalZero #ifdef __cplusplus
226*150812a8SEvalZero  extern "C" {
227*150812a8SEvalZero #endif
228*150812a8SEvalZero 
229*150812a8SEvalZero /* check device defines and use defaults */
230*150812a8SEvalZero #if defined __CHECK_DEVICE_DEFINES
231*150812a8SEvalZero   #ifndef __CM4_REV
232*150812a8SEvalZero     #define __CM4_REV               0x0000U
233*150812a8SEvalZero     #warning "__CM4_REV not defined in device header file; using default!"
234*150812a8SEvalZero   #endif
235*150812a8SEvalZero 
236*150812a8SEvalZero   #ifndef __FPU_PRESENT
237*150812a8SEvalZero     #define __FPU_PRESENT             0U
238*150812a8SEvalZero     #warning "__FPU_PRESENT not defined in device header file; using default!"
239*150812a8SEvalZero   #endif
240*150812a8SEvalZero 
241*150812a8SEvalZero   #ifndef __MPU_PRESENT
242*150812a8SEvalZero     #define __MPU_PRESENT             0U
243*150812a8SEvalZero     #warning "__MPU_PRESENT not defined in device header file; using default!"
244*150812a8SEvalZero   #endif
245*150812a8SEvalZero 
246*150812a8SEvalZero   #ifndef __NVIC_PRIO_BITS
247*150812a8SEvalZero     #define __NVIC_PRIO_BITS          4U
248*150812a8SEvalZero     #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
249*150812a8SEvalZero   #endif
250*150812a8SEvalZero 
251*150812a8SEvalZero   #ifndef __Vendor_SysTickConfig
252*150812a8SEvalZero     #define __Vendor_SysTickConfig    0U
253*150812a8SEvalZero     #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
254*150812a8SEvalZero   #endif
255*150812a8SEvalZero #endif
256*150812a8SEvalZero 
257*150812a8SEvalZero /* IO definitions (access restrictions to peripheral registers) */
258*150812a8SEvalZero /**
259*150812a8SEvalZero     \defgroup CMSIS_glob_defs CMSIS Global Defines
260*150812a8SEvalZero 
261*150812a8SEvalZero     <strong>IO Type Qualifiers</strong> are used
262*150812a8SEvalZero     \li to specify the access to peripheral variables.
263*150812a8SEvalZero     \li for automatic generation of peripheral register debug information.
264*150812a8SEvalZero */
265*150812a8SEvalZero #ifdef __cplusplus
266*150812a8SEvalZero   #define   __I     volatile             /*!< Defines 'read only' permissions */
267*150812a8SEvalZero #else
268*150812a8SEvalZero   #define   __I     volatile const       /*!< Defines 'read only' permissions */
269*150812a8SEvalZero #endif
270*150812a8SEvalZero #define     __O     volatile             /*!< Defines 'write only' permissions */
271*150812a8SEvalZero #define     __IO    volatile             /*!< Defines 'read / write' permissions */
272*150812a8SEvalZero 
273*150812a8SEvalZero /* following defines should be used for structure members */
274*150812a8SEvalZero #define     __IM     volatile const      /*! Defines 'read only' structure member permissions */
275*150812a8SEvalZero #define     __OM     volatile            /*! Defines 'write only' structure member permissions */
276*150812a8SEvalZero #define     __IOM    volatile            /*! Defines 'read / write' structure member permissions */
277*150812a8SEvalZero 
278*150812a8SEvalZero /*@} end of group Cortex_M4 */
279*150812a8SEvalZero 
280*150812a8SEvalZero 
281*150812a8SEvalZero 
282*150812a8SEvalZero /*******************************************************************************
283*150812a8SEvalZero  *                 Register Abstraction
284*150812a8SEvalZero   Core Register contain:
285*150812a8SEvalZero   - Core Register
286*150812a8SEvalZero   - Core NVIC Register
287*150812a8SEvalZero   - Core SCB Register
288*150812a8SEvalZero   - Core SysTick Register
289*150812a8SEvalZero   - Core Debug Register
290*150812a8SEvalZero   - Core MPU Register
291*150812a8SEvalZero   - Core FPU Register
292*150812a8SEvalZero  ******************************************************************************/
293*150812a8SEvalZero /**
294*150812a8SEvalZero   \defgroup CMSIS_core_register Defines and Type Definitions
295*150812a8SEvalZero   \brief Type definitions and defines for Cortex-M processor based devices.
296*150812a8SEvalZero */
297*150812a8SEvalZero 
298*150812a8SEvalZero /**
299*150812a8SEvalZero   \ingroup    CMSIS_core_register
300*150812a8SEvalZero   \defgroup   CMSIS_CORE  Status and Control Registers
301*150812a8SEvalZero   \brief      Core Register type definitions.
302*150812a8SEvalZero   @{
303*150812a8SEvalZero  */
304*150812a8SEvalZero 
305*150812a8SEvalZero /**
306*150812a8SEvalZero   \brief  Union type to access the Application Program Status Register (APSR).
307*150812a8SEvalZero  */
308*150812a8SEvalZero typedef union
309*150812a8SEvalZero {
310*150812a8SEvalZero   struct
311*150812a8SEvalZero   {
312*150812a8SEvalZero     uint32_t _reserved0:16;              /*!< bit:  0..15  Reserved */
313*150812a8SEvalZero     uint32_t GE:4;                       /*!< bit: 16..19  Greater than or Equal flags */
314*150812a8SEvalZero     uint32_t _reserved1:7;               /*!< bit: 20..26  Reserved */
315*150812a8SEvalZero     uint32_t Q:1;                        /*!< bit:     27  Saturation condition flag */
316*150812a8SEvalZero     uint32_t V:1;                        /*!< bit:     28  Overflow condition code flag */
317*150812a8SEvalZero     uint32_t C:1;                        /*!< bit:     29  Carry condition code flag */
318*150812a8SEvalZero     uint32_t Z:1;                        /*!< bit:     30  Zero condition code flag */
319*150812a8SEvalZero     uint32_t N:1;                        /*!< bit:     31  Negative condition code flag */
320*150812a8SEvalZero   } b;                                   /*!< Structure used for bit  access */
321*150812a8SEvalZero   uint32_t w;                            /*!< Type      used for word access */
322*150812a8SEvalZero } APSR_Type;
323*150812a8SEvalZero 
324*150812a8SEvalZero /* APSR Register Definitions */
325*150812a8SEvalZero #define APSR_N_Pos                         31U                                            /*!< APSR: N Position */
326*150812a8SEvalZero #define APSR_N_Msk                         (1UL << APSR_N_Pos)                            /*!< APSR: N Mask */
327*150812a8SEvalZero 
328*150812a8SEvalZero #define APSR_Z_Pos                         30U                                            /*!< APSR: Z Position */
329*150812a8SEvalZero #define APSR_Z_Msk                         (1UL << APSR_Z_Pos)                            /*!< APSR: Z Mask */
330*150812a8SEvalZero 
331*150812a8SEvalZero #define APSR_C_Pos                         29U                                            /*!< APSR: C Position */
332*150812a8SEvalZero #define APSR_C_Msk                         (1UL << APSR_C_Pos)                            /*!< APSR: C Mask */
333*150812a8SEvalZero 
334*150812a8SEvalZero #define APSR_V_Pos                         28U                                            /*!< APSR: V Position */
335*150812a8SEvalZero #define APSR_V_Msk                         (1UL << APSR_V_Pos)                            /*!< APSR: V Mask */
336*150812a8SEvalZero 
337*150812a8SEvalZero #define APSR_Q_Pos                         27U                                            /*!< APSR: Q Position */
338*150812a8SEvalZero #define APSR_Q_Msk                         (1UL << APSR_Q_Pos)                            /*!< APSR: Q Mask */
339*150812a8SEvalZero 
340*150812a8SEvalZero #define APSR_GE_Pos                        16U                                            /*!< APSR: GE Position */
341*150812a8SEvalZero #define APSR_GE_Msk                        (0xFUL << APSR_GE_Pos)                         /*!< APSR: GE Mask */
342*150812a8SEvalZero 
343*150812a8SEvalZero 
344*150812a8SEvalZero /**
345*150812a8SEvalZero   \brief  Union type to access the Interrupt Program Status Register (IPSR).
346*150812a8SEvalZero  */
347*150812a8SEvalZero typedef union
348*150812a8SEvalZero {
349*150812a8SEvalZero   struct
350*150812a8SEvalZero   {
351*150812a8SEvalZero     uint32_t ISR:9;                      /*!< bit:  0.. 8  Exception number */
352*150812a8SEvalZero     uint32_t _reserved0:23;              /*!< bit:  9..31  Reserved */
353*150812a8SEvalZero   } b;                                   /*!< Structure used for bit  access */
354*150812a8SEvalZero   uint32_t w;                            /*!< Type      used for word access */
355*150812a8SEvalZero } IPSR_Type;
356*150812a8SEvalZero 
357*150812a8SEvalZero /* IPSR Register Definitions */
358*150812a8SEvalZero #define IPSR_ISR_Pos                        0U                                            /*!< IPSR: ISR Position */
359*150812a8SEvalZero #define IPSR_ISR_Msk                       (0x1FFUL /*<< IPSR_ISR_Pos*/)                  /*!< IPSR: ISR Mask */
360*150812a8SEvalZero 
361*150812a8SEvalZero 
362*150812a8SEvalZero /**
363*150812a8SEvalZero   \brief  Union type to access the Special-Purpose Program Status Registers (xPSR).
364*150812a8SEvalZero  */
365*150812a8SEvalZero typedef union
366*150812a8SEvalZero {
367*150812a8SEvalZero   struct
368*150812a8SEvalZero   {
369*150812a8SEvalZero     uint32_t ISR:9;                      /*!< bit:  0.. 8  Exception number */
370*150812a8SEvalZero     uint32_t _reserved0:7;               /*!< bit:  9..15  Reserved */
371*150812a8SEvalZero     uint32_t GE:4;                       /*!< bit: 16..19  Greater than or Equal flags */
372*150812a8SEvalZero     uint32_t _reserved1:4;               /*!< bit: 20..23  Reserved */
373*150812a8SEvalZero     uint32_t T:1;                        /*!< bit:     24  Thumb bit        (read 0) */
374*150812a8SEvalZero     uint32_t IT:2;                       /*!< bit: 25..26  saved IT state   (read 0) */
375*150812a8SEvalZero     uint32_t Q:1;                        /*!< bit:     27  Saturation condition flag */
376*150812a8SEvalZero     uint32_t V:1;                        /*!< bit:     28  Overflow condition code flag */
377*150812a8SEvalZero     uint32_t C:1;                        /*!< bit:     29  Carry condition code flag */
378*150812a8SEvalZero     uint32_t Z:1;                        /*!< bit:     30  Zero condition code flag */
379*150812a8SEvalZero     uint32_t N:1;                        /*!< bit:     31  Negative condition code flag */
380*150812a8SEvalZero   } b;                                   /*!< Structure used for bit  access */
381*150812a8SEvalZero   uint32_t w;                            /*!< Type      used for word access */
382*150812a8SEvalZero } xPSR_Type;
383*150812a8SEvalZero 
384*150812a8SEvalZero /* xPSR Register Definitions */
385*150812a8SEvalZero #define xPSR_N_Pos                         31U                                            /*!< xPSR: N Position */
386*150812a8SEvalZero #define xPSR_N_Msk                         (1UL << xPSR_N_Pos)                            /*!< xPSR: N Mask */
387*150812a8SEvalZero 
388*150812a8SEvalZero #define xPSR_Z_Pos                         30U                                            /*!< xPSR: Z Position */
389*150812a8SEvalZero #define xPSR_Z_Msk                         (1UL << xPSR_Z_Pos)                            /*!< xPSR: Z Mask */
390*150812a8SEvalZero 
391*150812a8SEvalZero #define xPSR_C_Pos                         29U                                            /*!< xPSR: C Position */
392*150812a8SEvalZero #define xPSR_C_Msk                         (1UL << xPSR_C_Pos)                            /*!< xPSR: C Mask */
393*150812a8SEvalZero 
394*150812a8SEvalZero #define xPSR_V_Pos                         28U                                            /*!< xPSR: V Position */
395*150812a8SEvalZero #define xPSR_V_Msk                         (1UL << xPSR_V_Pos)                            /*!< xPSR: V Mask */
396*150812a8SEvalZero 
397*150812a8SEvalZero #define xPSR_Q_Pos                         27U                                            /*!< xPSR: Q Position */
398*150812a8SEvalZero #define xPSR_Q_Msk                         (1UL << xPSR_Q_Pos)                            /*!< xPSR: Q Mask */
399*150812a8SEvalZero 
400*150812a8SEvalZero #define xPSR_IT_Pos                        25U                                            /*!< xPSR: IT Position */
401*150812a8SEvalZero #define xPSR_IT_Msk                        (3UL << xPSR_IT_Pos)                           /*!< xPSR: IT Mask */
402*150812a8SEvalZero 
403*150812a8SEvalZero #define xPSR_T_Pos                         24U                                            /*!< xPSR: T Position */
404*150812a8SEvalZero #define xPSR_T_Msk                         (1UL << xPSR_T_Pos)                            /*!< xPSR: T Mask */
405*150812a8SEvalZero 
406*150812a8SEvalZero #define xPSR_GE_Pos                        16U                                            /*!< xPSR: GE Position */
407*150812a8SEvalZero #define xPSR_GE_Msk                        (0xFUL << xPSR_GE_Pos)                         /*!< xPSR: GE Mask */
408*150812a8SEvalZero 
409*150812a8SEvalZero #define xPSR_ISR_Pos                        0U                                            /*!< xPSR: ISR Position */
410*150812a8SEvalZero #define xPSR_ISR_Msk                       (0x1FFUL /*<< xPSR_ISR_Pos*/)                  /*!< xPSR: ISR Mask */
411*150812a8SEvalZero 
412*150812a8SEvalZero 
413*150812a8SEvalZero /**
414*150812a8SEvalZero   \brief  Union type to access the Control Registers (CONTROL).
415*150812a8SEvalZero  */
416*150812a8SEvalZero typedef union
417*150812a8SEvalZero {
418*150812a8SEvalZero   struct
419*150812a8SEvalZero   {
420*150812a8SEvalZero     uint32_t nPRIV:1;                    /*!< bit:      0  Execution privilege in Thread mode */
421*150812a8SEvalZero     uint32_t SPSEL:1;                    /*!< bit:      1  Stack to be used */
422*150812a8SEvalZero     uint32_t FPCA:1;                     /*!< bit:      2  FP extension active flag */
423*150812a8SEvalZero     uint32_t _reserved0:29;              /*!< bit:  3..31  Reserved */
424*150812a8SEvalZero   } b;                                   /*!< Structure used for bit  access */
425*150812a8SEvalZero   uint32_t w;                            /*!< Type      used for word access */
426*150812a8SEvalZero } CONTROL_Type;
427*150812a8SEvalZero 
428*150812a8SEvalZero /* CONTROL Register Definitions */
429*150812a8SEvalZero #define CONTROL_FPCA_Pos                    2U                                            /*!< CONTROL: FPCA Position */
430*150812a8SEvalZero #define CONTROL_FPCA_Msk                   (1UL << CONTROL_FPCA_Pos)                      /*!< CONTROL: FPCA Mask */
431*150812a8SEvalZero 
432*150812a8SEvalZero #define CONTROL_SPSEL_Pos                   1U                                            /*!< CONTROL: SPSEL Position */
433*150812a8SEvalZero #define CONTROL_SPSEL_Msk                  (1UL << CONTROL_SPSEL_Pos)                     /*!< CONTROL: SPSEL Mask */
434*150812a8SEvalZero 
435*150812a8SEvalZero #define CONTROL_nPRIV_Pos                   0U                                            /*!< CONTROL: nPRIV Position */
436*150812a8SEvalZero #define CONTROL_nPRIV_Msk                  (1UL /*<< CONTROL_nPRIV_Pos*/)                 /*!< CONTROL: nPRIV Mask */
437*150812a8SEvalZero 
438*150812a8SEvalZero /*@} end of group CMSIS_CORE */
439*150812a8SEvalZero 
440*150812a8SEvalZero 
441*150812a8SEvalZero /**
442*150812a8SEvalZero   \ingroup    CMSIS_core_register
443*150812a8SEvalZero   \defgroup   CMSIS_NVIC  Nested Vectored Interrupt Controller (NVIC)
444*150812a8SEvalZero   \brief      Type definitions for the NVIC Registers
445*150812a8SEvalZero   @{
446*150812a8SEvalZero  */
447*150812a8SEvalZero 
448*150812a8SEvalZero /**
449*150812a8SEvalZero   \brief  Structure type to access the Nested Vectored Interrupt Controller (NVIC).
450*150812a8SEvalZero  */
451*150812a8SEvalZero typedef struct
452*150812a8SEvalZero {
453*150812a8SEvalZero   __IOM uint32_t ISER[8U];               /*!< Offset: 0x000 (R/W)  Interrupt Set Enable Register */
454*150812a8SEvalZero         uint32_t RESERVED0[24U];
455*150812a8SEvalZero   __IOM uint32_t ICER[8U];               /*!< Offset: 0x080 (R/W)  Interrupt Clear Enable Register */
456*150812a8SEvalZero         uint32_t RSERVED1[24U];
457*150812a8SEvalZero   __IOM uint32_t ISPR[8U];               /*!< Offset: 0x100 (R/W)  Interrupt Set Pending Register */
458*150812a8SEvalZero         uint32_t RESERVED2[24U];
459*150812a8SEvalZero   __IOM uint32_t ICPR[8U];               /*!< Offset: 0x180 (R/W)  Interrupt Clear Pending Register */
460*150812a8SEvalZero         uint32_t RESERVED3[24U];
461*150812a8SEvalZero   __IOM uint32_t IABR[8U];               /*!< Offset: 0x200 (R/W)  Interrupt Active bit Register */
462*150812a8SEvalZero         uint32_t RESERVED4[56U];
463*150812a8SEvalZero   __IOM uint8_t  IP[240U];               /*!< Offset: 0x300 (R/W)  Interrupt Priority Register (8Bit wide) */
464*150812a8SEvalZero         uint32_t RESERVED5[644U];
465*150812a8SEvalZero   __OM  uint32_t STIR;                   /*!< Offset: 0xE00 ( /W)  Software Trigger Interrupt Register */
466*150812a8SEvalZero }  NVIC_Type;
467*150812a8SEvalZero 
468*150812a8SEvalZero /* Software Triggered Interrupt Register Definitions */
469*150812a8SEvalZero #define NVIC_STIR_INTID_Pos                 0U                                         /*!< STIR: INTLINESNUM Position */
470*150812a8SEvalZero #define NVIC_STIR_INTID_Msk                (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/)        /*!< STIR: INTLINESNUM Mask */
471*150812a8SEvalZero 
472*150812a8SEvalZero /*@} end of group CMSIS_NVIC */
473*150812a8SEvalZero 
474*150812a8SEvalZero 
475*150812a8SEvalZero /**
476*150812a8SEvalZero   \ingroup  CMSIS_core_register
477*150812a8SEvalZero   \defgroup CMSIS_SCB     System Control Block (SCB)
478*150812a8SEvalZero   \brief    Type definitions for the System Control Block Registers
479*150812a8SEvalZero   @{
480*150812a8SEvalZero  */
481*150812a8SEvalZero 
482*150812a8SEvalZero /**
483*150812a8SEvalZero   \brief  Structure type to access the System Control Block (SCB).
484*150812a8SEvalZero  */
485*150812a8SEvalZero typedef struct
486*150812a8SEvalZero {
487*150812a8SEvalZero   __IM  uint32_t CPUID;                  /*!< Offset: 0x000 (R/ )  CPUID Base Register */
488*150812a8SEvalZero   __IOM uint32_t ICSR;                   /*!< Offset: 0x004 (R/W)  Interrupt Control and State Register */
489*150812a8SEvalZero   __IOM uint32_t VTOR;                   /*!< Offset: 0x008 (R/W)  Vector Table Offset Register */
490*150812a8SEvalZero   __IOM uint32_t AIRCR;                  /*!< Offset: 0x00C (R/W)  Application Interrupt and Reset Control Register */
491*150812a8SEvalZero   __IOM uint32_t SCR;                    /*!< Offset: 0x010 (R/W)  System Control Register */
492*150812a8SEvalZero   __IOM uint32_t CCR;                    /*!< Offset: 0x014 (R/W)  Configuration Control Register */
493*150812a8SEvalZero   __IOM uint8_t  SHP[12U];               /*!< Offset: 0x018 (R/W)  System Handlers Priority Registers (4-7, 8-11, 12-15) */
494*150812a8SEvalZero   __IOM uint32_t SHCSR;                  /*!< Offset: 0x024 (R/W)  System Handler Control and State Register */
495*150812a8SEvalZero   __IOM uint32_t CFSR;                   /*!< Offset: 0x028 (R/W)  Configurable Fault Status Register */
496*150812a8SEvalZero   __IOM uint32_t HFSR;                   /*!< Offset: 0x02C (R/W)  HardFault Status Register */
497*150812a8SEvalZero   __IOM uint32_t DFSR;                   /*!< Offset: 0x030 (R/W)  Debug Fault Status Register */
498*150812a8SEvalZero   __IOM uint32_t MMFAR;                  /*!< Offset: 0x034 (R/W)  MemManage Fault Address Register */
499*150812a8SEvalZero   __IOM uint32_t BFAR;                   /*!< Offset: 0x038 (R/W)  BusFault Address Register */
500*150812a8SEvalZero   __IOM uint32_t AFSR;                   /*!< Offset: 0x03C (R/W)  Auxiliary Fault Status Register */
501*150812a8SEvalZero   __IM  uint32_t PFR[2U];                /*!< Offset: 0x040 (R/ )  Processor Feature Register */
502*150812a8SEvalZero   __IM  uint32_t DFR;                    /*!< Offset: 0x048 (R/ )  Debug Feature Register */
503*150812a8SEvalZero   __IM  uint32_t ADR;                    /*!< Offset: 0x04C (R/ )  Auxiliary Feature Register */
504*150812a8SEvalZero   __IM  uint32_t MMFR[4U];               /*!< Offset: 0x050 (R/ )  Memory Model Feature Register */
505*150812a8SEvalZero   __IM  uint32_t ISAR[5U];               /*!< Offset: 0x060 (R/ )  Instruction Set Attributes Register */
506*150812a8SEvalZero         uint32_t RESERVED0[5U];
507*150812a8SEvalZero   __IOM uint32_t CPACR;                  /*!< Offset: 0x088 (R/W)  Coprocessor Access Control Register */
508*150812a8SEvalZero } SCB_Type;
509*150812a8SEvalZero 
510*150812a8SEvalZero /* SCB CPUID Register Definitions */
511*150812a8SEvalZero #define SCB_CPUID_IMPLEMENTER_Pos          24U                                            /*!< SCB CPUID: IMPLEMENTER Position */
512*150812a8SEvalZero #define SCB_CPUID_IMPLEMENTER_Msk          (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos)          /*!< SCB CPUID: IMPLEMENTER Mask */
513*150812a8SEvalZero 
514*150812a8SEvalZero #define SCB_CPUID_VARIANT_Pos              20U                                            /*!< SCB CPUID: VARIANT Position */
515*150812a8SEvalZero #define SCB_CPUID_VARIANT_Msk              (0xFUL << SCB_CPUID_VARIANT_Pos)               /*!< SCB CPUID: VARIANT Mask */
516*150812a8SEvalZero 
517*150812a8SEvalZero #define SCB_CPUID_ARCHITECTURE_Pos         16U                                            /*!< SCB CPUID: ARCHITECTURE Position */
518*150812a8SEvalZero #define SCB_CPUID_ARCHITECTURE_Msk         (0xFUL << SCB_CPUID_ARCHITECTURE_Pos)          /*!< SCB CPUID: ARCHITECTURE Mask */
519*150812a8SEvalZero 
520*150812a8SEvalZero #define SCB_CPUID_PARTNO_Pos                4U                                            /*!< SCB CPUID: PARTNO Position */
521*150812a8SEvalZero #define SCB_CPUID_PARTNO_Msk               (0xFFFUL << SCB_CPUID_PARTNO_Pos)              /*!< SCB CPUID: PARTNO Mask */
522*150812a8SEvalZero 
523*150812a8SEvalZero #define SCB_CPUID_REVISION_Pos              0U                                            /*!< SCB CPUID: REVISION Position */
524*150812a8SEvalZero #define SCB_CPUID_REVISION_Msk             (0xFUL /*<< SCB_CPUID_REVISION_Pos*/)          /*!< SCB CPUID: REVISION Mask */
525*150812a8SEvalZero 
526*150812a8SEvalZero /* SCB Interrupt Control State Register Definitions */
527*150812a8SEvalZero #define SCB_ICSR_NMIPENDSET_Pos            31U                                            /*!< SCB ICSR: NMIPENDSET Position */
528*150812a8SEvalZero #define SCB_ICSR_NMIPENDSET_Msk            (1UL << SCB_ICSR_NMIPENDSET_Pos)               /*!< SCB ICSR: NMIPENDSET Mask */
529*150812a8SEvalZero 
530*150812a8SEvalZero #define SCB_ICSR_PENDSVSET_Pos             28U                                            /*!< SCB ICSR: PENDSVSET Position */
531*150812a8SEvalZero #define SCB_ICSR_PENDSVSET_Msk             (1UL << SCB_ICSR_PENDSVSET_Pos)                /*!< SCB ICSR: PENDSVSET Mask */
532*150812a8SEvalZero 
533*150812a8SEvalZero #define SCB_ICSR_PENDSVCLR_Pos             27U                                            /*!< SCB ICSR: PENDSVCLR Position */
534*150812a8SEvalZero #define SCB_ICSR_PENDSVCLR_Msk             (1UL << SCB_ICSR_PENDSVCLR_Pos)                /*!< SCB ICSR: PENDSVCLR Mask */
535*150812a8SEvalZero 
536*150812a8SEvalZero #define SCB_ICSR_PENDSTSET_Pos             26U                                            /*!< SCB ICSR: PENDSTSET Position */
537*150812a8SEvalZero #define SCB_ICSR_PENDSTSET_Msk             (1UL << SCB_ICSR_PENDSTSET_Pos)                /*!< SCB ICSR: PENDSTSET Mask */
538*150812a8SEvalZero 
539*150812a8SEvalZero #define SCB_ICSR_PENDSTCLR_Pos             25U                                            /*!< SCB ICSR: PENDSTCLR Position */
540*150812a8SEvalZero #define SCB_ICSR_PENDSTCLR_Msk             (1UL << SCB_ICSR_PENDSTCLR_Pos)                /*!< SCB ICSR: PENDSTCLR Mask */
541*150812a8SEvalZero 
542*150812a8SEvalZero #define SCB_ICSR_ISRPREEMPT_Pos            23U                                            /*!< SCB ICSR: ISRPREEMPT Position */
543*150812a8SEvalZero #define SCB_ICSR_ISRPREEMPT_Msk            (1UL << SCB_ICSR_ISRPREEMPT_Pos)               /*!< SCB ICSR: ISRPREEMPT Mask */
544*150812a8SEvalZero 
545*150812a8SEvalZero #define SCB_ICSR_ISRPENDING_Pos            22U                                            /*!< SCB ICSR: ISRPENDING Position */
546*150812a8SEvalZero #define SCB_ICSR_ISRPENDING_Msk            (1UL << SCB_ICSR_ISRPENDING_Pos)               /*!< SCB ICSR: ISRPENDING Mask */
547*150812a8SEvalZero 
548*150812a8SEvalZero #define SCB_ICSR_VECTPENDING_Pos           12U                                            /*!< SCB ICSR: VECTPENDING Position */
549*150812a8SEvalZero #define SCB_ICSR_VECTPENDING_Msk           (0x1FFUL << SCB_ICSR_VECTPENDING_Pos)          /*!< SCB ICSR: VECTPENDING Mask */
550*150812a8SEvalZero 
551*150812a8SEvalZero #define SCB_ICSR_RETTOBASE_Pos             11U                                            /*!< SCB ICSR: RETTOBASE Position */
552*150812a8SEvalZero #define SCB_ICSR_RETTOBASE_Msk             (1UL << SCB_ICSR_RETTOBASE_Pos)                /*!< SCB ICSR: RETTOBASE Mask */
553*150812a8SEvalZero 
554*150812a8SEvalZero #define SCB_ICSR_VECTACTIVE_Pos             0U                                            /*!< SCB ICSR: VECTACTIVE Position */
555*150812a8SEvalZero #define SCB_ICSR_VECTACTIVE_Msk            (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/)       /*!< SCB ICSR: VECTACTIVE Mask */
556*150812a8SEvalZero 
557*150812a8SEvalZero /* SCB Vector Table Offset Register Definitions */
558*150812a8SEvalZero #define SCB_VTOR_TBLOFF_Pos                 7U                                            /*!< SCB VTOR: TBLOFF Position */
559*150812a8SEvalZero #define SCB_VTOR_TBLOFF_Msk                (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos)           /*!< SCB VTOR: TBLOFF Mask */
560*150812a8SEvalZero 
561*150812a8SEvalZero /* SCB Application Interrupt and Reset Control Register Definitions */
562*150812a8SEvalZero #define SCB_AIRCR_VECTKEY_Pos              16U                                            /*!< SCB AIRCR: VECTKEY Position */
563*150812a8SEvalZero #define SCB_AIRCR_VECTKEY_Msk              (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos)            /*!< SCB AIRCR: VECTKEY Mask */
564*150812a8SEvalZero 
565*150812a8SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Pos          16U                                            /*!< SCB AIRCR: VECTKEYSTAT Position */
566*150812a8SEvalZero #define SCB_AIRCR_VECTKEYSTAT_Msk          (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos)        /*!< SCB AIRCR: VECTKEYSTAT Mask */
567*150812a8SEvalZero 
568*150812a8SEvalZero #define SCB_AIRCR_ENDIANESS_Pos            15U                                            /*!< SCB AIRCR: ENDIANESS Position */
569*150812a8SEvalZero #define SCB_AIRCR_ENDIANESS_Msk            (1UL << SCB_AIRCR_ENDIANESS_Pos)               /*!< SCB AIRCR: ENDIANESS Mask */
570*150812a8SEvalZero 
571*150812a8SEvalZero #define SCB_AIRCR_PRIGROUP_Pos              8U                                            /*!< SCB AIRCR: PRIGROUP Position */
572*150812a8SEvalZero #define SCB_AIRCR_PRIGROUP_Msk             (7UL << SCB_AIRCR_PRIGROUP_Pos)                /*!< SCB AIRCR: PRIGROUP Mask */
573*150812a8SEvalZero 
574*150812a8SEvalZero #define SCB_AIRCR_SYSRESETREQ_Pos           2U                                            /*!< SCB AIRCR: SYSRESETREQ Position */
575*150812a8SEvalZero #define SCB_AIRCR_SYSRESETREQ_Msk          (1UL << SCB_AIRCR_SYSRESETREQ_Pos)             /*!< SCB AIRCR: SYSRESETREQ Mask */
576*150812a8SEvalZero 
577*150812a8SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Pos         1U                                            /*!< SCB AIRCR: VECTCLRACTIVE Position */
578*150812a8SEvalZero #define SCB_AIRCR_VECTCLRACTIVE_Msk        (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos)           /*!< SCB AIRCR: VECTCLRACTIVE Mask */
579*150812a8SEvalZero 
580*150812a8SEvalZero #define SCB_AIRCR_VECTRESET_Pos             0U                                            /*!< SCB AIRCR: VECTRESET Position */
581*150812a8SEvalZero #define SCB_AIRCR_VECTRESET_Msk            (1UL /*<< SCB_AIRCR_VECTRESET_Pos*/)           /*!< SCB AIRCR: VECTRESET Mask */
582*150812a8SEvalZero 
583*150812a8SEvalZero /* SCB System Control Register Definitions */
584*150812a8SEvalZero #define SCB_SCR_SEVONPEND_Pos               4U                                            /*!< SCB SCR: SEVONPEND Position */
585*150812a8SEvalZero #define SCB_SCR_SEVONPEND_Msk              (1UL << SCB_SCR_SEVONPEND_Pos)                 /*!< SCB SCR: SEVONPEND Mask */
586*150812a8SEvalZero 
587*150812a8SEvalZero #define SCB_SCR_SLEEPDEEP_Pos               2U                                            /*!< SCB SCR: SLEEPDEEP Position */
588*150812a8SEvalZero #define SCB_SCR_SLEEPDEEP_Msk              (1UL << SCB_SCR_SLEEPDEEP_Pos)                 /*!< SCB SCR: SLEEPDEEP Mask */
589*150812a8SEvalZero 
590*150812a8SEvalZero #define SCB_SCR_SLEEPONEXIT_Pos             1U                                            /*!< SCB SCR: SLEEPONEXIT Position */
591*150812a8SEvalZero #define SCB_SCR_SLEEPONEXIT_Msk            (1UL << SCB_SCR_SLEEPONEXIT_Pos)               /*!< SCB SCR: SLEEPONEXIT Mask */
592*150812a8SEvalZero 
593*150812a8SEvalZero /* SCB Configuration Control Register Definitions */
594*150812a8SEvalZero #define SCB_CCR_STKALIGN_Pos                9U                                            /*!< SCB CCR: STKALIGN Position */
595*150812a8SEvalZero #define SCB_CCR_STKALIGN_Msk               (1UL << SCB_CCR_STKALIGN_Pos)                  /*!< SCB CCR: STKALIGN Mask */
596*150812a8SEvalZero 
597*150812a8SEvalZero #define SCB_CCR_BFHFNMIGN_Pos               8U                                            /*!< SCB CCR: BFHFNMIGN Position */
598*150812a8SEvalZero #define SCB_CCR_BFHFNMIGN_Msk              (1UL << SCB_CCR_BFHFNMIGN_Pos)                 /*!< SCB CCR: BFHFNMIGN Mask */
599*150812a8SEvalZero 
600*150812a8SEvalZero #define SCB_CCR_DIV_0_TRP_Pos               4U                                            /*!< SCB CCR: DIV_0_TRP Position */
601*150812a8SEvalZero #define SCB_CCR_DIV_0_TRP_Msk              (1UL << SCB_CCR_DIV_0_TRP_Pos)                 /*!< SCB CCR: DIV_0_TRP Mask */
602*150812a8SEvalZero 
603*150812a8SEvalZero #define SCB_CCR_UNALIGN_TRP_Pos             3U                                            /*!< SCB CCR: UNALIGN_TRP Position */
604*150812a8SEvalZero #define SCB_CCR_UNALIGN_TRP_Msk            (1UL << SCB_CCR_UNALIGN_TRP_Pos)               /*!< SCB CCR: UNALIGN_TRP Mask */
605*150812a8SEvalZero 
606*150812a8SEvalZero #define SCB_CCR_USERSETMPEND_Pos            1U                                            /*!< SCB CCR: USERSETMPEND Position */
607*150812a8SEvalZero #define SCB_CCR_USERSETMPEND_Msk           (1UL << SCB_CCR_USERSETMPEND_Pos)              /*!< SCB CCR: USERSETMPEND Mask */
608*150812a8SEvalZero 
609*150812a8SEvalZero #define SCB_CCR_NONBASETHRDENA_Pos          0U                                            /*!< SCB CCR: NONBASETHRDENA Position */
610*150812a8SEvalZero #define SCB_CCR_NONBASETHRDENA_Msk         (1UL /*<< SCB_CCR_NONBASETHRDENA_Pos*/)        /*!< SCB CCR: NONBASETHRDENA Mask */
611*150812a8SEvalZero 
612*150812a8SEvalZero /* SCB System Handler Control and State Register Definitions */
613*150812a8SEvalZero #define SCB_SHCSR_USGFAULTENA_Pos          18U                                            /*!< SCB SHCSR: USGFAULTENA Position */
614*150812a8SEvalZero #define SCB_SHCSR_USGFAULTENA_Msk          (1UL << SCB_SHCSR_USGFAULTENA_Pos)             /*!< SCB SHCSR: USGFAULTENA Mask */
615*150812a8SEvalZero 
616*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTENA_Pos          17U                                            /*!< SCB SHCSR: BUSFAULTENA Position */
617*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTENA_Msk          (1UL << SCB_SHCSR_BUSFAULTENA_Pos)             /*!< SCB SHCSR: BUSFAULTENA Mask */
618*150812a8SEvalZero 
619*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTENA_Pos          16U                                            /*!< SCB SHCSR: MEMFAULTENA Position */
620*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTENA_Msk          (1UL << SCB_SHCSR_MEMFAULTENA_Pos)             /*!< SCB SHCSR: MEMFAULTENA Mask */
621*150812a8SEvalZero 
622*150812a8SEvalZero #define SCB_SHCSR_SVCALLPENDED_Pos         15U                                            /*!< SCB SHCSR: SVCALLPENDED Position */
623*150812a8SEvalZero #define SCB_SHCSR_SVCALLPENDED_Msk         (1UL << SCB_SHCSR_SVCALLPENDED_Pos)            /*!< SCB SHCSR: SVCALLPENDED Mask */
624*150812a8SEvalZero 
625*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTPENDED_Pos       14U                                            /*!< SCB SHCSR: BUSFAULTPENDED Position */
626*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTPENDED_Msk       (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos)          /*!< SCB SHCSR: BUSFAULTPENDED Mask */
627*150812a8SEvalZero 
628*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTPENDED_Pos       13U                                            /*!< SCB SHCSR: MEMFAULTPENDED Position */
629*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTPENDED_Msk       (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos)          /*!< SCB SHCSR: MEMFAULTPENDED Mask */
630*150812a8SEvalZero 
631*150812a8SEvalZero #define SCB_SHCSR_USGFAULTPENDED_Pos       12U                                            /*!< SCB SHCSR: USGFAULTPENDED Position */
632*150812a8SEvalZero #define SCB_SHCSR_USGFAULTPENDED_Msk       (1UL << SCB_SHCSR_USGFAULTPENDED_Pos)          /*!< SCB SHCSR: USGFAULTPENDED Mask */
633*150812a8SEvalZero 
634*150812a8SEvalZero #define SCB_SHCSR_SYSTICKACT_Pos           11U                                            /*!< SCB SHCSR: SYSTICKACT Position */
635*150812a8SEvalZero #define SCB_SHCSR_SYSTICKACT_Msk           (1UL << SCB_SHCSR_SYSTICKACT_Pos)              /*!< SCB SHCSR: SYSTICKACT Mask */
636*150812a8SEvalZero 
637*150812a8SEvalZero #define SCB_SHCSR_PENDSVACT_Pos            10U                                            /*!< SCB SHCSR: PENDSVACT Position */
638*150812a8SEvalZero #define SCB_SHCSR_PENDSVACT_Msk            (1UL << SCB_SHCSR_PENDSVACT_Pos)               /*!< SCB SHCSR: PENDSVACT Mask */
639*150812a8SEvalZero 
640*150812a8SEvalZero #define SCB_SHCSR_MONITORACT_Pos            8U                                            /*!< SCB SHCSR: MONITORACT Position */
641*150812a8SEvalZero #define SCB_SHCSR_MONITORACT_Msk           (1UL << SCB_SHCSR_MONITORACT_Pos)              /*!< SCB SHCSR: MONITORACT Mask */
642*150812a8SEvalZero 
643*150812a8SEvalZero #define SCB_SHCSR_SVCALLACT_Pos             7U                                            /*!< SCB SHCSR: SVCALLACT Position */
644*150812a8SEvalZero #define SCB_SHCSR_SVCALLACT_Msk            (1UL << SCB_SHCSR_SVCALLACT_Pos)               /*!< SCB SHCSR: SVCALLACT Mask */
645*150812a8SEvalZero 
646*150812a8SEvalZero #define SCB_SHCSR_USGFAULTACT_Pos           3U                                            /*!< SCB SHCSR: USGFAULTACT Position */
647*150812a8SEvalZero #define SCB_SHCSR_USGFAULTACT_Msk          (1UL << SCB_SHCSR_USGFAULTACT_Pos)             /*!< SCB SHCSR: USGFAULTACT Mask */
648*150812a8SEvalZero 
649*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTACT_Pos           1U                                            /*!< SCB SHCSR: BUSFAULTACT Position */
650*150812a8SEvalZero #define SCB_SHCSR_BUSFAULTACT_Msk          (1UL << SCB_SHCSR_BUSFAULTACT_Pos)             /*!< SCB SHCSR: BUSFAULTACT Mask */
651*150812a8SEvalZero 
652*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTACT_Pos           0U                                            /*!< SCB SHCSR: MEMFAULTACT Position */
653*150812a8SEvalZero #define SCB_SHCSR_MEMFAULTACT_Msk          (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/)         /*!< SCB SHCSR: MEMFAULTACT Mask */
654*150812a8SEvalZero 
655*150812a8SEvalZero /* SCB Configurable Fault Status Register Definitions */
656*150812a8SEvalZero #define SCB_CFSR_USGFAULTSR_Pos            16U                                            /*!< SCB CFSR: Usage Fault Status Register Position */
657*150812a8SEvalZero #define SCB_CFSR_USGFAULTSR_Msk            (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos)          /*!< SCB CFSR: Usage Fault Status Register Mask */
658*150812a8SEvalZero 
659*150812a8SEvalZero #define SCB_CFSR_BUSFAULTSR_Pos             8U                                            /*!< SCB CFSR: Bus Fault Status Register Position */
660*150812a8SEvalZero #define SCB_CFSR_BUSFAULTSR_Msk            (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos)            /*!< SCB CFSR: Bus Fault Status Register Mask */
661*150812a8SEvalZero 
662*150812a8SEvalZero #define SCB_CFSR_MEMFAULTSR_Pos             0U                                            /*!< SCB CFSR: Memory Manage Fault Status Register Position */
663*150812a8SEvalZero #define SCB_CFSR_MEMFAULTSR_Msk            (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/)        /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
664*150812a8SEvalZero 
665*150812a8SEvalZero /* SCB Hard Fault Status Register Definitions */
666*150812a8SEvalZero #define SCB_HFSR_DEBUGEVT_Pos              31U                                            /*!< SCB HFSR: DEBUGEVT Position */
667*150812a8SEvalZero #define SCB_HFSR_DEBUGEVT_Msk              (1UL << SCB_HFSR_DEBUGEVT_Pos)                 /*!< SCB HFSR: DEBUGEVT Mask */
668*150812a8SEvalZero 
669*150812a8SEvalZero #define SCB_HFSR_FORCED_Pos                30U                                            /*!< SCB HFSR: FORCED Position */
670*150812a8SEvalZero #define SCB_HFSR_FORCED_Msk                (1UL << SCB_HFSR_FORCED_Pos)                   /*!< SCB HFSR: FORCED Mask */
671*150812a8SEvalZero 
672*150812a8SEvalZero #define SCB_HFSR_VECTTBL_Pos                1U                                            /*!< SCB HFSR: VECTTBL Position */
673*150812a8SEvalZero #define SCB_HFSR_VECTTBL_Msk               (1UL << SCB_HFSR_VECTTBL_Pos)                  /*!< SCB HFSR: VECTTBL Mask */
674*150812a8SEvalZero 
675*150812a8SEvalZero /* SCB Debug Fault Status Register Definitions */
676*150812a8SEvalZero #define SCB_DFSR_EXTERNAL_Pos               4U                                            /*!< SCB DFSR: EXTERNAL Position */
677*150812a8SEvalZero #define SCB_DFSR_EXTERNAL_Msk              (1UL << SCB_DFSR_EXTERNAL_Pos)                 /*!< SCB DFSR: EXTERNAL Mask */
678*150812a8SEvalZero 
679*150812a8SEvalZero #define SCB_DFSR_VCATCH_Pos                 3U                                            /*!< SCB DFSR: VCATCH Position */
680*150812a8SEvalZero #define SCB_DFSR_VCATCH_Msk                (1UL << SCB_DFSR_VCATCH_Pos)                   /*!< SCB DFSR: VCATCH Mask */
681*150812a8SEvalZero 
682*150812a8SEvalZero #define SCB_DFSR_DWTTRAP_Pos                2U                                            /*!< SCB DFSR: DWTTRAP Position */
683*150812a8SEvalZero #define SCB_DFSR_DWTTRAP_Msk               (1UL << SCB_DFSR_DWTTRAP_Pos)                  /*!< SCB DFSR: DWTTRAP Mask */
684*150812a8SEvalZero 
685*150812a8SEvalZero #define SCB_DFSR_BKPT_Pos                   1U                                            /*!< SCB DFSR: BKPT Position */
686*150812a8SEvalZero #define SCB_DFSR_BKPT_Msk                  (1UL << SCB_DFSR_BKPT_Pos)                     /*!< SCB DFSR: BKPT Mask */
687*150812a8SEvalZero 
688*150812a8SEvalZero #define SCB_DFSR_HALTED_Pos                 0U                                            /*!< SCB DFSR: HALTED Position */
689*150812a8SEvalZero #define SCB_DFSR_HALTED_Msk                (1UL /*<< SCB_DFSR_HALTED_Pos*/)               /*!< SCB DFSR: HALTED Mask */
690*150812a8SEvalZero 
691*150812a8SEvalZero /*@} end of group CMSIS_SCB */
692*150812a8SEvalZero 
693*150812a8SEvalZero 
694*150812a8SEvalZero /**
695*150812a8SEvalZero   \ingroup  CMSIS_core_register
696*150812a8SEvalZero   \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
697*150812a8SEvalZero   \brief    Type definitions for the System Control and ID Register not in the SCB
698*150812a8SEvalZero   @{
699*150812a8SEvalZero  */
700*150812a8SEvalZero 
701*150812a8SEvalZero /**
702*150812a8SEvalZero   \brief  Structure type to access the System Control and ID Register not in the SCB.
703*150812a8SEvalZero  */
704*150812a8SEvalZero typedef struct
705*150812a8SEvalZero {
706*150812a8SEvalZero         uint32_t RESERVED0[1U];
707*150812a8SEvalZero   __IM  uint32_t ICTR;                   /*!< Offset: 0x004 (R/ )  Interrupt Controller Type Register */
708*150812a8SEvalZero   __IOM uint32_t ACTLR;                  /*!< Offset: 0x008 (R/W)  Auxiliary Control Register */
709*150812a8SEvalZero } SCnSCB_Type;
710*150812a8SEvalZero 
711*150812a8SEvalZero /* Interrupt Controller Type Register Definitions */
712*150812a8SEvalZero #define SCnSCB_ICTR_INTLINESNUM_Pos         0U                                         /*!< ICTR: INTLINESNUM Position */
713*150812a8SEvalZero #define SCnSCB_ICTR_INTLINESNUM_Msk        (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/)  /*!< ICTR: INTLINESNUM Mask */
714*150812a8SEvalZero 
715*150812a8SEvalZero /* Auxiliary Control Register Definitions */
716*150812a8SEvalZero #define SCnSCB_ACTLR_DISOOFP_Pos            9U                                         /*!< ACTLR: DISOOFP Position */
717*150812a8SEvalZero #define SCnSCB_ACTLR_DISOOFP_Msk           (1UL << SCnSCB_ACTLR_DISOOFP_Pos)           /*!< ACTLR: DISOOFP Mask */
718*150812a8SEvalZero 
719*150812a8SEvalZero #define SCnSCB_ACTLR_DISFPCA_Pos            8U                                         /*!< ACTLR: DISFPCA Position */
720*150812a8SEvalZero #define SCnSCB_ACTLR_DISFPCA_Msk           (1UL << SCnSCB_ACTLR_DISFPCA_Pos)           /*!< ACTLR: DISFPCA Mask */
721*150812a8SEvalZero 
722*150812a8SEvalZero #define SCnSCB_ACTLR_DISFOLD_Pos            2U                                         /*!< ACTLR: DISFOLD Position */
723*150812a8SEvalZero #define SCnSCB_ACTLR_DISFOLD_Msk           (1UL << SCnSCB_ACTLR_DISFOLD_Pos)           /*!< ACTLR: DISFOLD Mask */
724*150812a8SEvalZero 
725*150812a8SEvalZero #define SCnSCB_ACTLR_DISDEFWBUF_Pos         1U                                         /*!< ACTLR: DISDEFWBUF Position */
726*150812a8SEvalZero #define SCnSCB_ACTLR_DISDEFWBUF_Msk        (1UL << SCnSCB_ACTLR_DISDEFWBUF_Pos)        /*!< ACTLR: DISDEFWBUF Mask */
727*150812a8SEvalZero 
728*150812a8SEvalZero #define SCnSCB_ACTLR_DISMCYCINT_Pos         0U                                         /*!< ACTLR: DISMCYCINT Position */
729*150812a8SEvalZero #define SCnSCB_ACTLR_DISMCYCINT_Msk        (1UL /*<< SCnSCB_ACTLR_DISMCYCINT_Pos*/)    /*!< ACTLR: DISMCYCINT Mask */
730*150812a8SEvalZero 
731*150812a8SEvalZero /*@} end of group CMSIS_SCnotSCB */
732*150812a8SEvalZero 
733*150812a8SEvalZero 
734*150812a8SEvalZero /**
735*150812a8SEvalZero   \ingroup  CMSIS_core_register
736*150812a8SEvalZero   \defgroup CMSIS_SysTick     System Tick Timer (SysTick)
737*150812a8SEvalZero   \brief    Type definitions for the System Timer Registers.
738*150812a8SEvalZero   @{
739*150812a8SEvalZero  */
740*150812a8SEvalZero 
741*150812a8SEvalZero /**
742*150812a8SEvalZero   \brief  Structure type to access the System Timer (SysTick).
743*150812a8SEvalZero  */
744*150812a8SEvalZero typedef struct
745*150812a8SEvalZero {
746*150812a8SEvalZero   __IOM uint32_t CTRL;                   /*!< Offset: 0x000 (R/W)  SysTick Control and Status Register */
747*150812a8SEvalZero   __IOM uint32_t LOAD;                   /*!< Offset: 0x004 (R/W)  SysTick Reload Value Register */
748*150812a8SEvalZero   __IOM uint32_t VAL;                    /*!< Offset: 0x008 (R/W)  SysTick Current Value Register */
749*150812a8SEvalZero   __IM  uint32_t CALIB;                  /*!< Offset: 0x00C (R/ )  SysTick Calibration Register */
750*150812a8SEvalZero } SysTick_Type;
751*150812a8SEvalZero 
752*150812a8SEvalZero /* SysTick Control / Status Register Definitions */
753*150812a8SEvalZero #define SysTick_CTRL_COUNTFLAG_Pos         16U                                            /*!< SysTick CTRL: COUNTFLAG Position */
754*150812a8SEvalZero #define SysTick_CTRL_COUNTFLAG_Msk         (1UL << SysTick_CTRL_COUNTFLAG_Pos)            /*!< SysTick CTRL: COUNTFLAG Mask */
755*150812a8SEvalZero 
756*150812a8SEvalZero #define SysTick_CTRL_CLKSOURCE_Pos          2U                                            /*!< SysTick CTRL: CLKSOURCE Position */
757*150812a8SEvalZero #define SysTick_CTRL_CLKSOURCE_Msk         (1UL << SysTick_CTRL_CLKSOURCE_Pos)            /*!< SysTick CTRL: CLKSOURCE Mask */
758*150812a8SEvalZero 
759*150812a8SEvalZero #define SysTick_CTRL_TICKINT_Pos            1U                                            /*!< SysTick CTRL: TICKINT Position */
760*150812a8SEvalZero #define SysTick_CTRL_TICKINT_Msk           (1UL << SysTick_CTRL_TICKINT_Pos)              /*!< SysTick CTRL: TICKINT Mask */
761*150812a8SEvalZero 
762*150812a8SEvalZero #define SysTick_CTRL_ENABLE_Pos             0U                                            /*!< SysTick CTRL: ENABLE Position */
763*150812a8SEvalZero #define SysTick_CTRL_ENABLE_Msk            (1UL /*<< SysTick_CTRL_ENABLE_Pos*/)           /*!< SysTick CTRL: ENABLE Mask */
764*150812a8SEvalZero 
765*150812a8SEvalZero /* SysTick Reload Register Definitions */
766*150812a8SEvalZero #define SysTick_LOAD_RELOAD_Pos             0U                                            /*!< SysTick LOAD: RELOAD Position */
767*150812a8SEvalZero #define SysTick_LOAD_RELOAD_Msk            (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/)    /*!< SysTick LOAD: RELOAD Mask */
768*150812a8SEvalZero 
769*150812a8SEvalZero /* SysTick Current Register Definitions */
770*150812a8SEvalZero #define SysTick_VAL_CURRENT_Pos             0U                                            /*!< SysTick VAL: CURRENT Position */
771*150812a8SEvalZero #define SysTick_VAL_CURRENT_Msk            (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/)    /*!< SysTick VAL: CURRENT Mask */
772*150812a8SEvalZero 
773*150812a8SEvalZero /* SysTick Calibration Register Definitions */
774*150812a8SEvalZero #define SysTick_CALIB_NOREF_Pos            31U                                            /*!< SysTick CALIB: NOREF Position */
775*150812a8SEvalZero #define SysTick_CALIB_NOREF_Msk            (1UL << SysTick_CALIB_NOREF_Pos)               /*!< SysTick CALIB: NOREF Mask */
776*150812a8SEvalZero 
777*150812a8SEvalZero #define SysTick_CALIB_SKEW_Pos             30U                                            /*!< SysTick CALIB: SKEW Position */
778*150812a8SEvalZero #define SysTick_CALIB_SKEW_Msk             (1UL << SysTick_CALIB_SKEW_Pos)                /*!< SysTick CALIB: SKEW Mask */
779*150812a8SEvalZero 
780*150812a8SEvalZero #define SysTick_CALIB_TENMS_Pos             0U                                            /*!< SysTick CALIB: TENMS Position */
781*150812a8SEvalZero #define SysTick_CALIB_TENMS_Msk            (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/)    /*!< SysTick CALIB: TENMS Mask */
782*150812a8SEvalZero 
783*150812a8SEvalZero /*@} end of group CMSIS_SysTick */
784*150812a8SEvalZero 
785*150812a8SEvalZero 
786*150812a8SEvalZero /**
787*150812a8SEvalZero   \ingroup  CMSIS_core_register
788*150812a8SEvalZero   \defgroup CMSIS_ITM     Instrumentation Trace Macrocell (ITM)
789*150812a8SEvalZero   \brief    Type definitions for the Instrumentation Trace Macrocell (ITM)
790*150812a8SEvalZero   @{
791*150812a8SEvalZero  */
792*150812a8SEvalZero 
793*150812a8SEvalZero /**
794*150812a8SEvalZero   \brief  Structure type to access the Instrumentation Trace Macrocell Register (ITM).
795*150812a8SEvalZero  */
796*150812a8SEvalZero typedef struct
797*150812a8SEvalZero {
798*150812a8SEvalZero   __OM  union
799*150812a8SEvalZero   {
800*150812a8SEvalZero     __OM  uint8_t    u8;                 /*!< Offset: 0x000 ( /W)  ITM Stimulus Port 8-bit */
801*150812a8SEvalZero     __OM  uint16_t   u16;                /*!< Offset: 0x000 ( /W)  ITM Stimulus Port 16-bit */
802*150812a8SEvalZero     __OM  uint32_t   u32;                /*!< Offset: 0x000 ( /W)  ITM Stimulus Port 32-bit */
803*150812a8SEvalZero   }  PORT [32U];                         /*!< Offset: 0x000 ( /W)  ITM Stimulus Port Registers */
804*150812a8SEvalZero         uint32_t RESERVED0[864U];
805*150812a8SEvalZero   __IOM uint32_t TER;                    /*!< Offset: 0xE00 (R/W)  ITM Trace Enable Register */
806*150812a8SEvalZero         uint32_t RESERVED1[15U];
807*150812a8SEvalZero   __IOM uint32_t TPR;                    /*!< Offset: 0xE40 (R/W)  ITM Trace Privilege Register */
808*150812a8SEvalZero         uint32_t RESERVED2[15U];
809*150812a8SEvalZero   __IOM uint32_t TCR;                    /*!< Offset: 0xE80 (R/W)  ITM Trace Control Register */
810*150812a8SEvalZero         uint32_t RESERVED3[29U];
811*150812a8SEvalZero   __OM  uint32_t IWR;                    /*!< Offset: 0xEF8 ( /W)  ITM Integration Write Register */
812*150812a8SEvalZero   __IM  uint32_t IRR;                    /*!< Offset: 0xEFC (R/ )  ITM Integration Read Register */
813*150812a8SEvalZero   __IOM uint32_t IMCR;                   /*!< Offset: 0xF00 (R/W)  ITM Integration Mode Control Register */
814*150812a8SEvalZero         uint32_t RESERVED4[43U];
815*150812a8SEvalZero   __OM  uint32_t LAR;                    /*!< Offset: 0xFB0 ( /W)  ITM Lock Access Register */
816*150812a8SEvalZero   __IM  uint32_t LSR;                    /*!< Offset: 0xFB4 (R/ )  ITM Lock Status Register */
817*150812a8SEvalZero         uint32_t RESERVED5[6U];
818*150812a8SEvalZero   __IM  uint32_t PID4;                   /*!< Offset: 0xFD0 (R/ )  ITM Peripheral Identification Register #4 */
819*150812a8SEvalZero   __IM  uint32_t PID5;                   /*!< Offset: 0xFD4 (R/ )  ITM Peripheral Identification Register #5 */
820*150812a8SEvalZero   __IM  uint32_t PID6;                   /*!< Offset: 0xFD8 (R/ )  ITM Peripheral Identification Register #6 */
821*150812a8SEvalZero   __IM  uint32_t PID7;                   /*!< Offset: 0xFDC (R/ )  ITM Peripheral Identification Register #7 */
822*150812a8SEvalZero   __IM  uint32_t PID0;                   /*!< Offset: 0xFE0 (R/ )  ITM Peripheral Identification Register #0 */
823*150812a8SEvalZero   __IM  uint32_t PID1;                   /*!< Offset: 0xFE4 (R/ )  ITM Peripheral Identification Register #1 */
824*150812a8SEvalZero   __IM  uint32_t PID2;                   /*!< Offset: 0xFE8 (R/ )  ITM Peripheral Identification Register #2 */
825*150812a8SEvalZero   __IM  uint32_t PID3;                   /*!< Offset: 0xFEC (R/ )  ITM Peripheral Identification Register #3 */
826*150812a8SEvalZero   __IM  uint32_t CID0;                   /*!< Offset: 0xFF0 (R/ )  ITM Component  Identification Register #0 */
827*150812a8SEvalZero   __IM  uint32_t CID1;                   /*!< Offset: 0xFF4 (R/ )  ITM Component  Identification Register #1 */
828*150812a8SEvalZero   __IM  uint32_t CID2;                   /*!< Offset: 0xFF8 (R/ )  ITM Component  Identification Register #2 */
829*150812a8SEvalZero   __IM  uint32_t CID3;                   /*!< Offset: 0xFFC (R/ )  ITM Component  Identification Register #3 */
830*150812a8SEvalZero } ITM_Type;
831*150812a8SEvalZero 
832*150812a8SEvalZero /* ITM Trace Privilege Register Definitions */
833*150812a8SEvalZero #define ITM_TPR_PRIVMASK_Pos                0U                                            /*!< ITM TPR: PRIVMASK Position */
834*150812a8SEvalZero #define ITM_TPR_PRIVMASK_Msk               (0xFUL /*<< ITM_TPR_PRIVMASK_Pos*/)            /*!< ITM TPR: PRIVMASK Mask */
835*150812a8SEvalZero 
836*150812a8SEvalZero /* ITM Trace Control Register Definitions */
837*150812a8SEvalZero #define ITM_TCR_BUSY_Pos                   23U                                            /*!< ITM TCR: BUSY Position */
838*150812a8SEvalZero #define ITM_TCR_BUSY_Msk                   (1UL << ITM_TCR_BUSY_Pos)                      /*!< ITM TCR: BUSY Mask */
839*150812a8SEvalZero 
840*150812a8SEvalZero #define ITM_TCR_TraceBusID_Pos             16U                                            /*!< ITM TCR: ATBID Position */
841*150812a8SEvalZero #define ITM_TCR_TraceBusID_Msk             (0x7FUL << ITM_TCR_TraceBusID_Pos)             /*!< ITM TCR: ATBID Mask */
842*150812a8SEvalZero 
843*150812a8SEvalZero #define ITM_TCR_GTSFREQ_Pos                10U                                            /*!< ITM TCR: Global timestamp frequency Position */
844*150812a8SEvalZero #define ITM_TCR_GTSFREQ_Msk                (3UL << ITM_TCR_GTSFREQ_Pos)                   /*!< ITM TCR: Global timestamp frequency Mask */
845*150812a8SEvalZero 
846*150812a8SEvalZero #define ITM_TCR_TSPrescale_Pos              8U                                            /*!< ITM TCR: TSPrescale Position */
847*150812a8SEvalZero #define ITM_TCR_TSPrescale_Msk             (3UL << ITM_TCR_TSPrescale_Pos)                /*!< ITM TCR: TSPrescale Mask */
848*150812a8SEvalZero 
849*150812a8SEvalZero #define ITM_TCR_SWOENA_Pos                  4U                                            /*!< ITM TCR: SWOENA Position */
850*150812a8SEvalZero #define ITM_TCR_SWOENA_Msk                 (1UL << ITM_TCR_SWOENA_Pos)                    /*!< ITM TCR: SWOENA Mask */
851*150812a8SEvalZero 
852*150812a8SEvalZero #define ITM_TCR_DWTENA_Pos                  3U                                            /*!< ITM TCR: DWTENA Position */
853*150812a8SEvalZero #define ITM_TCR_DWTENA_Msk                 (1UL << ITM_TCR_DWTENA_Pos)                    /*!< ITM TCR: DWTENA Mask */
854*150812a8SEvalZero 
855*150812a8SEvalZero #define ITM_TCR_SYNCENA_Pos                 2U                                            /*!< ITM TCR: SYNCENA Position */
856*150812a8SEvalZero #define ITM_TCR_SYNCENA_Msk                (1UL << ITM_TCR_SYNCENA_Pos)                   /*!< ITM TCR: SYNCENA Mask */
857*150812a8SEvalZero 
858*150812a8SEvalZero #define ITM_TCR_TSENA_Pos                   1U                                            /*!< ITM TCR: TSENA Position */
859*150812a8SEvalZero #define ITM_TCR_TSENA_Msk                  (1UL << ITM_TCR_TSENA_Pos)                     /*!< ITM TCR: TSENA Mask */
860*150812a8SEvalZero 
861*150812a8SEvalZero #define ITM_TCR_ITMENA_Pos                  0U                                            /*!< ITM TCR: ITM Enable bit Position */
862*150812a8SEvalZero #define ITM_TCR_ITMENA_Msk                 (1UL /*<< ITM_TCR_ITMENA_Pos*/)                /*!< ITM TCR: ITM Enable bit Mask */
863*150812a8SEvalZero 
864*150812a8SEvalZero /* ITM Integration Write Register Definitions */
865*150812a8SEvalZero #define ITM_IWR_ATVALIDM_Pos                0U                                            /*!< ITM IWR: ATVALIDM Position */
866*150812a8SEvalZero #define ITM_IWR_ATVALIDM_Msk               (1UL /*<< ITM_IWR_ATVALIDM_Pos*/)              /*!< ITM IWR: ATVALIDM Mask */
867*150812a8SEvalZero 
868*150812a8SEvalZero /* ITM Integration Read Register Definitions */
869*150812a8SEvalZero #define ITM_IRR_ATREADYM_Pos                0U                                            /*!< ITM IRR: ATREADYM Position */
870*150812a8SEvalZero #define ITM_IRR_ATREADYM_Msk               (1UL /*<< ITM_IRR_ATREADYM_Pos*/)              /*!< ITM IRR: ATREADYM Mask */
871*150812a8SEvalZero 
872*150812a8SEvalZero /* ITM Integration Mode Control Register Definitions */
873*150812a8SEvalZero #define ITM_IMCR_INTEGRATION_Pos            0U                                            /*!< ITM IMCR: INTEGRATION Position */
874*150812a8SEvalZero #define ITM_IMCR_INTEGRATION_Msk           (1UL /*<< ITM_IMCR_INTEGRATION_Pos*/)          /*!< ITM IMCR: INTEGRATION Mask */
875*150812a8SEvalZero 
876*150812a8SEvalZero /* ITM Lock Status Register Definitions */
877*150812a8SEvalZero #define ITM_LSR_ByteAcc_Pos                 2U                                            /*!< ITM LSR: ByteAcc Position */
878*150812a8SEvalZero #define ITM_LSR_ByteAcc_Msk                (1UL << ITM_LSR_ByteAcc_Pos)                   /*!< ITM LSR: ByteAcc Mask */
879*150812a8SEvalZero 
880*150812a8SEvalZero #define ITM_LSR_Access_Pos                  1U                                            /*!< ITM LSR: Access Position */
881*150812a8SEvalZero #define ITM_LSR_Access_Msk                 (1UL << ITM_LSR_Access_Pos)                    /*!< ITM LSR: Access Mask */
882*150812a8SEvalZero 
883*150812a8SEvalZero #define ITM_LSR_Present_Pos                 0U                                            /*!< ITM LSR: Present Position */
884*150812a8SEvalZero #define ITM_LSR_Present_Msk                (1UL /*<< ITM_LSR_Present_Pos*/)               /*!< ITM LSR: Present Mask */
885*150812a8SEvalZero 
886*150812a8SEvalZero /*@}*/ /* end of group CMSIS_ITM */
887*150812a8SEvalZero 
888*150812a8SEvalZero 
889*150812a8SEvalZero /**
890*150812a8SEvalZero   \ingroup  CMSIS_core_register
891*150812a8SEvalZero   \defgroup CMSIS_DWT     Data Watchpoint and Trace (DWT)
892*150812a8SEvalZero   \brief    Type definitions for the Data Watchpoint and Trace (DWT)
893*150812a8SEvalZero   @{
894*150812a8SEvalZero  */
895*150812a8SEvalZero 
896*150812a8SEvalZero /**
897*150812a8SEvalZero   \brief  Structure type to access the Data Watchpoint and Trace Register (DWT).
898*150812a8SEvalZero  */
899*150812a8SEvalZero typedef struct
900*150812a8SEvalZero {
901*150812a8SEvalZero   __IOM uint32_t CTRL;                   /*!< Offset: 0x000 (R/W)  Control Register */
902*150812a8SEvalZero   __IOM uint32_t CYCCNT;                 /*!< Offset: 0x004 (R/W)  Cycle Count Register */
903*150812a8SEvalZero   __IOM uint32_t CPICNT;                 /*!< Offset: 0x008 (R/W)  CPI Count Register */
904*150812a8SEvalZero   __IOM uint32_t EXCCNT;                 /*!< Offset: 0x00C (R/W)  Exception Overhead Count Register */
905*150812a8SEvalZero   __IOM uint32_t SLEEPCNT;               /*!< Offset: 0x010 (R/W)  Sleep Count Register */
906*150812a8SEvalZero   __IOM uint32_t LSUCNT;                 /*!< Offset: 0x014 (R/W)  LSU Count Register */
907*150812a8SEvalZero   __IOM uint32_t FOLDCNT;                /*!< Offset: 0x018 (R/W)  Folded-instruction Count Register */
908*150812a8SEvalZero   __IM  uint32_t PCSR;                   /*!< Offset: 0x01C (R/ )  Program Counter Sample Register */
909*150812a8SEvalZero   __IOM uint32_t COMP0;                  /*!< Offset: 0x020 (R/W)  Comparator Register 0 */
910*150812a8SEvalZero   __IOM uint32_t MASK0;                  /*!< Offset: 0x024 (R/W)  Mask Register 0 */
911*150812a8SEvalZero   __IOM uint32_t FUNCTION0;              /*!< Offset: 0x028 (R/W)  Function Register 0 */
912*150812a8SEvalZero         uint32_t RESERVED0[1U];
913*150812a8SEvalZero   __IOM uint32_t COMP1;                  /*!< Offset: 0x030 (R/W)  Comparator Register 1 */
914*150812a8SEvalZero   __IOM uint32_t MASK1;                  /*!< Offset: 0x034 (R/W)  Mask Register 1 */
915*150812a8SEvalZero   __IOM uint32_t FUNCTION1;              /*!< Offset: 0x038 (R/W)  Function Register 1 */
916*150812a8SEvalZero         uint32_t RESERVED1[1U];
917*150812a8SEvalZero   __IOM uint32_t COMP2;                  /*!< Offset: 0x040 (R/W)  Comparator Register 2 */
918*150812a8SEvalZero   __IOM uint32_t MASK2;                  /*!< Offset: 0x044 (R/W)  Mask Register 2 */
919*150812a8SEvalZero   __IOM uint32_t FUNCTION2;              /*!< Offset: 0x048 (R/W)  Function Register 2 */
920*150812a8SEvalZero         uint32_t RESERVED2[1U];
921*150812a8SEvalZero   __IOM uint32_t COMP3;                  /*!< Offset: 0x050 (R/W)  Comparator Register 3 */
922*150812a8SEvalZero   __IOM uint32_t MASK3;                  /*!< Offset: 0x054 (R/W)  Mask Register 3 */
923*150812a8SEvalZero   __IOM uint32_t FUNCTION3;              /*!< Offset: 0x058 (R/W)  Function Register 3 */
924*150812a8SEvalZero } DWT_Type;
925*150812a8SEvalZero 
926*150812a8SEvalZero /* DWT Control Register Definitions */
927*150812a8SEvalZero #define DWT_CTRL_NUMCOMP_Pos               28U                                         /*!< DWT CTRL: NUMCOMP Position */
928*150812a8SEvalZero #define DWT_CTRL_NUMCOMP_Msk               (0xFUL << DWT_CTRL_NUMCOMP_Pos)             /*!< DWT CTRL: NUMCOMP Mask */
929*150812a8SEvalZero 
930*150812a8SEvalZero #define DWT_CTRL_NOTRCPKT_Pos              27U                                         /*!< DWT CTRL: NOTRCPKT Position */
931*150812a8SEvalZero #define DWT_CTRL_NOTRCPKT_Msk              (0x1UL << DWT_CTRL_NOTRCPKT_Pos)            /*!< DWT CTRL: NOTRCPKT Mask */
932*150812a8SEvalZero 
933*150812a8SEvalZero #define DWT_CTRL_NOEXTTRIG_Pos             26U                                         /*!< DWT CTRL: NOEXTTRIG Position */
934*150812a8SEvalZero #define DWT_CTRL_NOEXTTRIG_Msk             (0x1UL << DWT_CTRL_NOEXTTRIG_Pos)           /*!< DWT CTRL: NOEXTTRIG Mask */
935*150812a8SEvalZero 
936*150812a8SEvalZero #define DWT_CTRL_NOCYCCNT_Pos              25U                                         /*!< DWT CTRL: NOCYCCNT Position */
937*150812a8SEvalZero #define DWT_CTRL_NOCYCCNT_Msk              (0x1UL << DWT_CTRL_NOCYCCNT_Pos)            /*!< DWT CTRL: NOCYCCNT Mask */
938*150812a8SEvalZero 
939*150812a8SEvalZero #define DWT_CTRL_NOPRFCNT_Pos              24U                                         /*!< DWT CTRL: NOPRFCNT Position */
940*150812a8SEvalZero #define DWT_CTRL_NOPRFCNT_Msk              (0x1UL << DWT_CTRL_NOPRFCNT_Pos)            /*!< DWT CTRL: NOPRFCNT Mask */
941*150812a8SEvalZero 
942*150812a8SEvalZero #define DWT_CTRL_CYCEVTENA_Pos             22U                                         /*!< DWT CTRL: CYCEVTENA Position */
943*150812a8SEvalZero #define DWT_CTRL_CYCEVTENA_Msk             (0x1UL << DWT_CTRL_CYCEVTENA_Pos)           /*!< DWT CTRL: CYCEVTENA Mask */
944*150812a8SEvalZero 
945*150812a8SEvalZero #define DWT_CTRL_FOLDEVTENA_Pos            21U                                         /*!< DWT CTRL: FOLDEVTENA Position */
946*150812a8SEvalZero #define DWT_CTRL_FOLDEVTENA_Msk            (0x1UL << DWT_CTRL_FOLDEVTENA_Pos)          /*!< DWT CTRL: FOLDEVTENA Mask */
947*150812a8SEvalZero 
948*150812a8SEvalZero #define DWT_CTRL_LSUEVTENA_Pos             20U                                         /*!< DWT CTRL: LSUEVTENA Position */
949*150812a8SEvalZero #define DWT_CTRL_LSUEVTENA_Msk             (0x1UL << DWT_CTRL_LSUEVTENA_Pos)           /*!< DWT CTRL: LSUEVTENA Mask */
950*150812a8SEvalZero 
951*150812a8SEvalZero #define DWT_CTRL_SLEEPEVTENA_Pos           19U                                         /*!< DWT CTRL: SLEEPEVTENA Position */
952*150812a8SEvalZero #define DWT_CTRL_SLEEPEVTENA_Msk           (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos)         /*!< DWT CTRL: SLEEPEVTENA Mask */
953*150812a8SEvalZero 
954*150812a8SEvalZero #define DWT_CTRL_EXCEVTENA_Pos             18U                                         /*!< DWT CTRL: EXCEVTENA Position */
955*150812a8SEvalZero #define DWT_CTRL_EXCEVTENA_Msk             (0x1UL << DWT_CTRL_EXCEVTENA_Pos)           /*!< DWT CTRL: EXCEVTENA Mask */
956*150812a8SEvalZero 
957*150812a8SEvalZero #define DWT_CTRL_CPIEVTENA_Pos             17U                                         /*!< DWT CTRL: CPIEVTENA Position */
958*150812a8SEvalZero #define DWT_CTRL_CPIEVTENA_Msk             (0x1UL << DWT_CTRL_CPIEVTENA_Pos)           /*!< DWT CTRL: CPIEVTENA Mask */
959*150812a8SEvalZero 
960*150812a8SEvalZero #define DWT_CTRL_EXCTRCENA_Pos             16U                                         /*!< DWT CTRL: EXCTRCENA Position */
961*150812a8SEvalZero #define DWT_CTRL_EXCTRCENA_Msk             (0x1UL << DWT_CTRL_EXCTRCENA_Pos)           /*!< DWT CTRL: EXCTRCENA Mask */
962*150812a8SEvalZero 
963*150812a8SEvalZero #define DWT_CTRL_PCSAMPLENA_Pos            12U                                         /*!< DWT CTRL: PCSAMPLENA Position */
964*150812a8SEvalZero #define DWT_CTRL_PCSAMPLENA_Msk            (0x1UL << DWT_CTRL_PCSAMPLENA_Pos)          /*!< DWT CTRL: PCSAMPLENA Mask */
965*150812a8SEvalZero 
966*150812a8SEvalZero #define DWT_CTRL_SYNCTAP_Pos               10U                                         /*!< DWT CTRL: SYNCTAP Position */
967*150812a8SEvalZero #define DWT_CTRL_SYNCTAP_Msk               (0x3UL << DWT_CTRL_SYNCTAP_Pos)             /*!< DWT CTRL: SYNCTAP Mask */
968*150812a8SEvalZero 
969*150812a8SEvalZero #define DWT_CTRL_CYCTAP_Pos                 9U                                         /*!< DWT CTRL: CYCTAP Position */
970*150812a8SEvalZero #define DWT_CTRL_CYCTAP_Msk                (0x1UL << DWT_CTRL_CYCTAP_Pos)              /*!< DWT CTRL: CYCTAP Mask */
971*150812a8SEvalZero 
972*150812a8SEvalZero #define DWT_CTRL_POSTINIT_Pos               5U                                         /*!< DWT CTRL: POSTINIT Position */
973*150812a8SEvalZero #define DWT_CTRL_POSTINIT_Msk              (0xFUL << DWT_CTRL_POSTINIT_Pos)            /*!< DWT CTRL: POSTINIT Mask */
974*150812a8SEvalZero 
975*150812a8SEvalZero #define DWT_CTRL_POSTPRESET_Pos             1U                                         /*!< DWT CTRL: POSTPRESET Position */
976*150812a8SEvalZero #define DWT_CTRL_POSTPRESET_Msk            (0xFUL << DWT_CTRL_POSTPRESET_Pos)          /*!< DWT CTRL: POSTPRESET Mask */
977*150812a8SEvalZero 
978*150812a8SEvalZero #define DWT_CTRL_CYCCNTENA_Pos              0U                                         /*!< DWT CTRL: CYCCNTENA Position */
979*150812a8SEvalZero #define DWT_CTRL_CYCCNTENA_Msk             (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/)       /*!< DWT CTRL: CYCCNTENA Mask */
980*150812a8SEvalZero 
981*150812a8SEvalZero /* DWT CPI Count Register Definitions */
982*150812a8SEvalZero #define DWT_CPICNT_CPICNT_Pos               0U                                         /*!< DWT CPICNT: CPICNT Position */
983*150812a8SEvalZero #define DWT_CPICNT_CPICNT_Msk              (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/)       /*!< DWT CPICNT: CPICNT Mask */
984*150812a8SEvalZero 
985*150812a8SEvalZero /* DWT Exception Overhead Count Register Definitions */
986*150812a8SEvalZero #define DWT_EXCCNT_EXCCNT_Pos               0U                                         /*!< DWT EXCCNT: EXCCNT Position */
987*150812a8SEvalZero #define DWT_EXCCNT_EXCCNT_Msk              (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/)       /*!< DWT EXCCNT: EXCCNT Mask */
988*150812a8SEvalZero 
989*150812a8SEvalZero /* DWT Sleep Count Register Definitions */
990*150812a8SEvalZero #define DWT_SLEEPCNT_SLEEPCNT_Pos           0U                                         /*!< DWT SLEEPCNT: SLEEPCNT Position */
991*150812a8SEvalZero #define DWT_SLEEPCNT_SLEEPCNT_Msk          (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/)   /*!< DWT SLEEPCNT: SLEEPCNT Mask */
992*150812a8SEvalZero 
993*150812a8SEvalZero /* DWT LSU Count Register Definitions */
994*150812a8SEvalZero #define DWT_LSUCNT_LSUCNT_Pos               0U                                         /*!< DWT LSUCNT: LSUCNT Position */
995*150812a8SEvalZero #define DWT_LSUCNT_LSUCNT_Msk              (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/)       /*!< DWT LSUCNT: LSUCNT Mask */
996*150812a8SEvalZero 
997*150812a8SEvalZero /* DWT Folded-instruction Count Register Definitions */
998*150812a8SEvalZero #define DWT_FOLDCNT_FOLDCNT_Pos             0U                                         /*!< DWT FOLDCNT: FOLDCNT Position */
999*150812a8SEvalZero #define DWT_FOLDCNT_FOLDCNT_Msk            (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/)     /*!< DWT FOLDCNT: FOLDCNT Mask */
1000*150812a8SEvalZero 
1001*150812a8SEvalZero /* DWT Comparator Mask Register Definitions */
1002*150812a8SEvalZero #define DWT_MASK_MASK_Pos                   0U                                         /*!< DWT MASK: MASK Position */
1003*150812a8SEvalZero #define DWT_MASK_MASK_Msk                  (0x1FUL /*<< DWT_MASK_MASK_Pos*/)           /*!< DWT MASK: MASK Mask */
1004*150812a8SEvalZero 
1005*150812a8SEvalZero /* DWT Comparator Function Register Definitions */
1006*150812a8SEvalZero #define DWT_FUNCTION_MATCHED_Pos           24U                                         /*!< DWT FUNCTION: MATCHED Position */
1007*150812a8SEvalZero #define DWT_FUNCTION_MATCHED_Msk           (0x1UL << DWT_FUNCTION_MATCHED_Pos)         /*!< DWT FUNCTION: MATCHED Mask */
1008*150812a8SEvalZero 
1009*150812a8SEvalZero #define DWT_FUNCTION_DATAVADDR1_Pos        16U                                         /*!< DWT FUNCTION: DATAVADDR1 Position */
1010*150812a8SEvalZero #define DWT_FUNCTION_DATAVADDR1_Msk        (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos)      /*!< DWT FUNCTION: DATAVADDR1 Mask */
1011*150812a8SEvalZero 
1012*150812a8SEvalZero #define DWT_FUNCTION_DATAVADDR0_Pos        12U                                         /*!< DWT FUNCTION: DATAVADDR0 Position */
1013*150812a8SEvalZero #define DWT_FUNCTION_DATAVADDR0_Msk        (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos)      /*!< DWT FUNCTION: DATAVADDR0 Mask */
1014*150812a8SEvalZero 
1015*150812a8SEvalZero #define DWT_FUNCTION_DATAVSIZE_Pos         10U                                         /*!< DWT FUNCTION: DATAVSIZE Position */
1016*150812a8SEvalZero #define DWT_FUNCTION_DATAVSIZE_Msk         (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos)       /*!< DWT FUNCTION: DATAVSIZE Mask */
1017*150812a8SEvalZero 
1018*150812a8SEvalZero #define DWT_FUNCTION_LNK1ENA_Pos            9U                                         /*!< DWT FUNCTION: LNK1ENA Position */
1019*150812a8SEvalZero #define DWT_FUNCTION_LNK1ENA_Msk           (0x1UL << DWT_FUNCTION_LNK1ENA_Pos)         /*!< DWT FUNCTION: LNK1ENA Mask */
1020*150812a8SEvalZero 
1021*150812a8SEvalZero #define DWT_FUNCTION_DATAVMATCH_Pos         8U                                         /*!< DWT FUNCTION: DATAVMATCH Position */
1022*150812a8SEvalZero #define DWT_FUNCTION_DATAVMATCH_Msk        (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos)      /*!< DWT FUNCTION: DATAVMATCH Mask */
1023*150812a8SEvalZero 
1024*150812a8SEvalZero #define DWT_FUNCTION_CYCMATCH_Pos           7U                                         /*!< DWT FUNCTION: CYCMATCH Position */
1025*150812a8SEvalZero #define DWT_FUNCTION_CYCMATCH_Msk          (0x1UL << DWT_FUNCTION_CYCMATCH_Pos)        /*!< DWT FUNCTION: CYCMATCH Mask */
1026*150812a8SEvalZero 
1027*150812a8SEvalZero #define DWT_FUNCTION_EMITRANGE_Pos          5U                                         /*!< DWT FUNCTION: EMITRANGE Position */
1028*150812a8SEvalZero #define DWT_FUNCTION_EMITRANGE_Msk         (0x1UL << DWT_FUNCTION_EMITRANGE_Pos)       /*!< DWT FUNCTION: EMITRANGE Mask */
1029*150812a8SEvalZero 
1030*150812a8SEvalZero #define DWT_FUNCTION_FUNCTION_Pos           0U                                         /*!< DWT FUNCTION: FUNCTION Position */
1031*150812a8SEvalZero #define DWT_FUNCTION_FUNCTION_Msk          (0xFUL /*<< DWT_FUNCTION_FUNCTION_Pos*/)    /*!< DWT FUNCTION: FUNCTION Mask */
1032*150812a8SEvalZero 
1033*150812a8SEvalZero /*@}*/ /* end of group CMSIS_DWT */
1034*150812a8SEvalZero 
1035*150812a8SEvalZero 
1036*150812a8SEvalZero /**
1037*150812a8SEvalZero   \ingroup  CMSIS_core_register
1038*150812a8SEvalZero   \defgroup CMSIS_TPI     Trace Port Interface (TPI)
1039*150812a8SEvalZero   \brief    Type definitions for the Trace Port Interface (TPI)
1040*150812a8SEvalZero   @{
1041*150812a8SEvalZero  */
1042*150812a8SEvalZero 
1043*150812a8SEvalZero /**
1044*150812a8SEvalZero   \brief  Structure type to access the Trace Port Interface Register (TPI).
1045*150812a8SEvalZero  */
1046*150812a8SEvalZero typedef struct
1047*150812a8SEvalZero {
1048*150812a8SEvalZero   __IOM uint32_t SSPSR;                  /*!< Offset: 0x000 (R/ )  Supported Parallel Port Size Register */
1049*150812a8SEvalZero   __IOM uint32_t CSPSR;                  /*!< Offset: 0x004 (R/W)  Current Parallel Port Size Register */
1050*150812a8SEvalZero         uint32_t RESERVED0[2U];
1051*150812a8SEvalZero   __IOM uint32_t ACPR;                   /*!< Offset: 0x010 (R/W)  Asynchronous Clock Prescaler Register */
1052*150812a8SEvalZero         uint32_t RESERVED1[55U];
1053*150812a8SEvalZero   __IOM uint32_t SPPR;                   /*!< Offset: 0x0F0 (R/W)  Selected Pin Protocol Register */
1054*150812a8SEvalZero         uint32_t RESERVED2[131U];
1055*150812a8SEvalZero   __IM  uint32_t FFSR;                   /*!< Offset: 0x300 (R/ )  Formatter and Flush Status Register */
1056*150812a8SEvalZero   __IOM uint32_t FFCR;                   /*!< Offset: 0x304 (R/W)  Formatter and Flush Control Register */
1057*150812a8SEvalZero   __IM  uint32_t FSCR;                   /*!< Offset: 0x308 (R/ )  Formatter Synchronization Counter Register */
1058*150812a8SEvalZero         uint32_t RESERVED3[759U];
1059*150812a8SEvalZero   __IM  uint32_t TRIGGER;                /*!< Offset: 0xEE8 (R/ )  TRIGGER */
1060*150812a8SEvalZero   __IM  uint32_t FIFO0;                  /*!< Offset: 0xEEC (R/ )  Integration ETM Data */
1061*150812a8SEvalZero   __IM  uint32_t ITATBCTR2;              /*!< Offset: 0xEF0 (R/ )  ITATBCTR2 */
1062*150812a8SEvalZero         uint32_t RESERVED4[1U];
1063*150812a8SEvalZero   __IM  uint32_t ITATBCTR0;              /*!< Offset: 0xEF8 (R/ )  ITATBCTR0 */
1064*150812a8SEvalZero   __IM  uint32_t FIFO1;                  /*!< Offset: 0xEFC (R/ )  Integration ITM Data */
1065*150812a8SEvalZero   __IOM uint32_t ITCTRL;                 /*!< Offset: 0xF00 (R/W)  Integration Mode Control */
1066*150812a8SEvalZero         uint32_t RESERVED5[39U];
1067*150812a8SEvalZero   __IOM uint32_t CLAIMSET;               /*!< Offset: 0xFA0 (R/W)  Claim tag set */
1068*150812a8SEvalZero   __IOM uint32_t CLAIMCLR;               /*!< Offset: 0xFA4 (R/W)  Claim tag clear */
1069*150812a8SEvalZero         uint32_t RESERVED7[8U];
1070*150812a8SEvalZero   __IM  uint32_t DEVID;                  /*!< Offset: 0xFC8 (R/ )  TPIU_DEVID */
1071*150812a8SEvalZero   __IM  uint32_t DEVTYPE;                /*!< Offset: 0xFCC (R/ )  TPIU_DEVTYPE */
1072*150812a8SEvalZero } TPI_Type;
1073*150812a8SEvalZero 
1074*150812a8SEvalZero /* TPI Asynchronous Clock Prescaler Register Definitions */
1075*150812a8SEvalZero #define TPI_ACPR_PRESCALER_Pos              0U                                         /*!< TPI ACPR: PRESCALER Position */
1076*150812a8SEvalZero #define TPI_ACPR_PRESCALER_Msk             (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/)    /*!< TPI ACPR: PRESCALER Mask */
1077*150812a8SEvalZero 
1078*150812a8SEvalZero /* TPI Selected Pin Protocol Register Definitions */
1079*150812a8SEvalZero #define TPI_SPPR_TXMODE_Pos                 0U                                         /*!< TPI SPPR: TXMODE Position */
1080*150812a8SEvalZero #define TPI_SPPR_TXMODE_Msk                (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/)          /*!< TPI SPPR: TXMODE Mask */
1081*150812a8SEvalZero 
1082*150812a8SEvalZero /* TPI Formatter and Flush Status Register Definitions */
1083*150812a8SEvalZero #define TPI_FFSR_FtNonStop_Pos              3U                                         /*!< TPI FFSR: FtNonStop Position */
1084*150812a8SEvalZero #define TPI_FFSR_FtNonStop_Msk             (0x1UL << TPI_FFSR_FtNonStop_Pos)           /*!< TPI FFSR: FtNonStop Mask */
1085*150812a8SEvalZero 
1086*150812a8SEvalZero #define TPI_FFSR_TCPresent_Pos              2U                                         /*!< TPI FFSR: TCPresent Position */
1087*150812a8SEvalZero #define TPI_FFSR_TCPresent_Msk             (0x1UL << TPI_FFSR_TCPresent_Pos)           /*!< TPI FFSR: TCPresent Mask */
1088*150812a8SEvalZero 
1089*150812a8SEvalZero #define TPI_FFSR_FtStopped_Pos              1U                                         /*!< TPI FFSR: FtStopped Position */
1090*150812a8SEvalZero #define TPI_FFSR_FtStopped_Msk             (0x1UL << TPI_FFSR_FtStopped_Pos)           /*!< TPI FFSR: FtStopped Mask */
1091*150812a8SEvalZero 
1092*150812a8SEvalZero #define TPI_FFSR_FlInProg_Pos               0U                                         /*!< TPI FFSR: FlInProg Position */
1093*150812a8SEvalZero #define TPI_FFSR_FlInProg_Msk              (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/)        /*!< TPI FFSR: FlInProg Mask */
1094*150812a8SEvalZero 
1095*150812a8SEvalZero /* TPI Formatter and Flush Control Register Definitions */
1096*150812a8SEvalZero #define TPI_FFCR_TrigIn_Pos                 8U                                         /*!< TPI FFCR: TrigIn Position */
1097*150812a8SEvalZero #define TPI_FFCR_TrigIn_Msk                (0x1UL << TPI_FFCR_TrigIn_Pos)              /*!< TPI FFCR: TrigIn Mask */
1098*150812a8SEvalZero 
1099*150812a8SEvalZero #define TPI_FFCR_EnFCont_Pos                1U                                         /*!< TPI FFCR: EnFCont Position */
1100*150812a8SEvalZero #define TPI_FFCR_EnFCont_Msk               (0x1UL << TPI_FFCR_EnFCont_Pos)             /*!< TPI FFCR: EnFCont Mask */
1101*150812a8SEvalZero 
1102*150812a8SEvalZero /* TPI TRIGGER Register Definitions */
1103*150812a8SEvalZero #define TPI_TRIGGER_TRIGGER_Pos             0U                                         /*!< TPI TRIGGER: TRIGGER Position */
1104*150812a8SEvalZero #define TPI_TRIGGER_TRIGGER_Msk            (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/)      /*!< TPI TRIGGER: TRIGGER Mask */
1105*150812a8SEvalZero 
1106*150812a8SEvalZero /* TPI Integration ETM Data Register Definitions (FIFO0) */
1107*150812a8SEvalZero #define TPI_FIFO0_ITM_ATVALID_Pos          29U                                         /*!< TPI FIFO0: ITM_ATVALID Position */
1108*150812a8SEvalZero #define TPI_FIFO0_ITM_ATVALID_Msk          (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos)        /*!< TPI FIFO0: ITM_ATVALID Mask */
1109*150812a8SEvalZero 
1110*150812a8SEvalZero #define TPI_FIFO0_ITM_bytecount_Pos        27U                                         /*!< TPI FIFO0: ITM_bytecount Position */
1111*150812a8SEvalZero #define TPI_FIFO0_ITM_bytecount_Msk        (0x3UL << TPI_FIFO0_ITM_bytecount_Pos)      /*!< TPI FIFO0: ITM_bytecount Mask */
1112*150812a8SEvalZero 
1113*150812a8SEvalZero #define TPI_FIFO0_ETM_ATVALID_Pos          26U                                         /*!< TPI FIFO0: ETM_ATVALID Position */
1114*150812a8SEvalZero #define TPI_FIFO0_ETM_ATVALID_Msk          (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos)        /*!< TPI FIFO0: ETM_ATVALID Mask */
1115*150812a8SEvalZero 
1116*150812a8SEvalZero #define TPI_FIFO0_ETM_bytecount_Pos        24U                                         /*!< TPI FIFO0: ETM_bytecount Position */
1117*150812a8SEvalZero #define TPI_FIFO0_ETM_bytecount_Msk        (0x3UL << TPI_FIFO0_ETM_bytecount_Pos)      /*!< TPI FIFO0: ETM_bytecount Mask */
1118*150812a8SEvalZero 
1119*150812a8SEvalZero #define TPI_FIFO0_ETM2_Pos                 16U                                         /*!< TPI FIFO0: ETM2 Position */
1120*150812a8SEvalZero #define TPI_FIFO0_ETM2_Msk                 (0xFFUL << TPI_FIFO0_ETM2_Pos)              /*!< TPI FIFO0: ETM2 Mask */
1121*150812a8SEvalZero 
1122*150812a8SEvalZero #define TPI_FIFO0_ETM1_Pos                  8U                                         /*!< TPI FIFO0: ETM1 Position */
1123*150812a8SEvalZero #define TPI_FIFO0_ETM1_Msk                 (0xFFUL << TPI_FIFO0_ETM1_Pos)              /*!< TPI FIFO0: ETM1 Mask */
1124*150812a8SEvalZero 
1125*150812a8SEvalZero #define TPI_FIFO0_ETM0_Pos                  0U                                         /*!< TPI FIFO0: ETM0 Position */
1126*150812a8SEvalZero #define TPI_FIFO0_ETM0_Msk                 (0xFFUL /*<< TPI_FIFO0_ETM0_Pos*/)          /*!< TPI FIFO0: ETM0 Mask */
1127*150812a8SEvalZero 
1128*150812a8SEvalZero /* TPI ITATBCTR2 Register Definitions */
1129*150812a8SEvalZero #define TPI_ITATBCTR2_ATREADY_Pos           0U                                         /*!< TPI ITATBCTR2: ATREADY Position */
1130*150812a8SEvalZero #define TPI_ITATBCTR2_ATREADY_Msk          (0x1UL /*<< TPI_ITATBCTR2_ATREADY_Pos*/)    /*!< TPI ITATBCTR2: ATREADY Mask */
1131*150812a8SEvalZero 
1132*150812a8SEvalZero /* TPI Integration ITM Data Register Definitions (FIFO1) */
1133*150812a8SEvalZero #define TPI_FIFO1_ITM_ATVALID_Pos          29U                                         /*!< TPI FIFO1: ITM_ATVALID Position */
1134*150812a8SEvalZero #define TPI_FIFO1_ITM_ATVALID_Msk          (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos)        /*!< TPI FIFO1: ITM_ATVALID Mask */
1135*150812a8SEvalZero 
1136*150812a8SEvalZero #define TPI_FIFO1_ITM_bytecount_Pos        27U                                         /*!< TPI FIFO1: ITM_bytecount Position */
1137*150812a8SEvalZero #define TPI_FIFO1_ITM_bytecount_Msk        (0x3UL << TPI_FIFO1_ITM_bytecount_Pos)      /*!< TPI FIFO1: ITM_bytecount Mask */
1138*150812a8SEvalZero 
1139*150812a8SEvalZero #define TPI_FIFO1_ETM_ATVALID_Pos          26U                                         /*!< TPI FIFO1: ETM_ATVALID Position */
1140*150812a8SEvalZero #define TPI_FIFO1_ETM_ATVALID_Msk          (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos)        /*!< TPI FIFO1: ETM_ATVALID Mask */
1141*150812a8SEvalZero 
1142*150812a8SEvalZero #define TPI_FIFO1_ETM_bytecount_Pos        24U                                         /*!< TPI FIFO1: ETM_bytecount Position */
1143*150812a8SEvalZero #define TPI_FIFO1_ETM_bytecount_Msk        (0x3UL << TPI_FIFO1_ETM_bytecount_Pos)      /*!< TPI FIFO1: ETM_bytecount Mask */
1144*150812a8SEvalZero 
1145*150812a8SEvalZero #define TPI_FIFO1_ITM2_Pos                 16U                                         /*!< TPI FIFO1: ITM2 Position */
1146*150812a8SEvalZero #define TPI_FIFO1_ITM2_Msk                 (0xFFUL << TPI_FIFO1_ITM2_Pos)              /*!< TPI FIFO1: ITM2 Mask */
1147*150812a8SEvalZero 
1148*150812a8SEvalZero #define TPI_FIFO1_ITM1_Pos                  8U                                         /*!< TPI FIFO1: ITM1 Position */
1149*150812a8SEvalZero #define TPI_FIFO1_ITM1_Msk                 (0xFFUL << TPI_FIFO1_ITM1_Pos)              /*!< TPI FIFO1: ITM1 Mask */
1150*150812a8SEvalZero 
1151*150812a8SEvalZero #define TPI_FIFO1_ITM0_Pos                  0U                                         /*!< TPI FIFO1: ITM0 Position */
1152*150812a8SEvalZero #define TPI_FIFO1_ITM0_Msk                 (0xFFUL /*<< TPI_FIFO1_ITM0_Pos*/)          /*!< TPI FIFO1: ITM0 Mask */
1153*150812a8SEvalZero 
1154*150812a8SEvalZero /* TPI ITATBCTR0 Register Definitions */
1155*150812a8SEvalZero #define TPI_ITATBCTR0_ATREADY_Pos           0U                                         /*!< TPI ITATBCTR0: ATREADY Position */
1156*150812a8SEvalZero #define TPI_ITATBCTR0_ATREADY_Msk          (0x1UL /*<< TPI_ITATBCTR0_ATREADY_Pos*/)    /*!< TPI ITATBCTR0: ATREADY Mask */
1157*150812a8SEvalZero 
1158*150812a8SEvalZero /* TPI Integration Mode Control Register Definitions */
1159*150812a8SEvalZero #define TPI_ITCTRL_Mode_Pos                 0U                                         /*!< TPI ITCTRL: Mode Position */
1160*150812a8SEvalZero #define TPI_ITCTRL_Mode_Msk                (0x1UL /*<< TPI_ITCTRL_Mode_Pos*/)          /*!< TPI ITCTRL: Mode Mask */
1161*150812a8SEvalZero 
1162*150812a8SEvalZero /* TPI DEVID Register Definitions */
1163*150812a8SEvalZero #define TPI_DEVID_NRZVALID_Pos             11U                                         /*!< TPI DEVID: NRZVALID Position */
1164*150812a8SEvalZero #define TPI_DEVID_NRZVALID_Msk             (0x1UL << TPI_DEVID_NRZVALID_Pos)           /*!< TPI DEVID: NRZVALID Mask */
1165*150812a8SEvalZero 
1166*150812a8SEvalZero #define TPI_DEVID_MANCVALID_Pos            10U                                         /*!< TPI DEVID: MANCVALID Position */
1167*150812a8SEvalZero #define TPI_DEVID_MANCVALID_Msk            (0x1UL << TPI_DEVID_MANCVALID_Pos)          /*!< TPI DEVID: MANCVALID Mask */
1168*150812a8SEvalZero 
1169*150812a8SEvalZero #define TPI_DEVID_PTINVALID_Pos             9U                                         /*!< TPI DEVID: PTINVALID Position */
1170*150812a8SEvalZero #define TPI_DEVID_PTINVALID_Msk            (0x1UL << TPI_DEVID_PTINVALID_Pos)          /*!< TPI DEVID: PTINVALID Mask */
1171*150812a8SEvalZero 
1172*150812a8SEvalZero #define TPI_DEVID_MinBufSz_Pos              6U                                         /*!< TPI DEVID: MinBufSz Position */
1173*150812a8SEvalZero #define TPI_DEVID_MinBufSz_Msk             (0x7UL << TPI_DEVID_MinBufSz_Pos)           /*!< TPI DEVID: MinBufSz Mask */
1174*150812a8SEvalZero 
1175*150812a8SEvalZero #define TPI_DEVID_AsynClkIn_Pos             5U                                         /*!< TPI DEVID: AsynClkIn Position */
1176*150812a8SEvalZero #define TPI_DEVID_AsynClkIn_Msk            (0x1UL << TPI_DEVID_AsynClkIn_Pos)          /*!< TPI DEVID: AsynClkIn Mask */
1177*150812a8SEvalZero 
1178*150812a8SEvalZero #define TPI_DEVID_NrTraceInput_Pos          0U                                         /*!< TPI DEVID: NrTraceInput Position */
1179*150812a8SEvalZero #define TPI_DEVID_NrTraceInput_Msk         (0x1FUL /*<< TPI_DEVID_NrTraceInput_Pos*/)  /*!< TPI DEVID: NrTraceInput Mask */
1180*150812a8SEvalZero 
1181*150812a8SEvalZero /* TPI DEVTYPE Register Definitions */
1182*150812a8SEvalZero #define TPI_DEVTYPE_MajorType_Pos           4U                                         /*!< TPI DEVTYPE: MajorType Position */
1183*150812a8SEvalZero #define TPI_DEVTYPE_MajorType_Msk          (0xFUL << TPI_DEVTYPE_MajorType_Pos)        /*!< TPI DEVTYPE: MajorType Mask */
1184*150812a8SEvalZero 
1185*150812a8SEvalZero #define TPI_DEVTYPE_SubType_Pos             0U                                         /*!< TPI DEVTYPE: SubType Position */
1186*150812a8SEvalZero #define TPI_DEVTYPE_SubType_Msk            (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/)      /*!< TPI DEVTYPE: SubType Mask */
1187*150812a8SEvalZero 
1188*150812a8SEvalZero /*@}*/ /* end of group CMSIS_TPI */
1189*150812a8SEvalZero 
1190*150812a8SEvalZero 
1191*150812a8SEvalZero #if (__MPU_PRESENT == 1U)
1192*150812a8SEvalZero /**
1193*150812a8SEvalZero   \ingroup  CMSIS_core_register
1194*150812a8SEvalZero   \defgroup CMSIS_MPU     Memory Protection Unit (MPU)
1195*150812a8SEvalZero   \brief    Type definitions for the Memory Protection Unit (MPU)
1196*150812a8SEvalZero   @{
1197*150812a8SEvalZero  */
1198*150812a8SEvalZero 
1199*150812a8SEvalZero /**
1200*150812a8SEvalZero   \brief  Structure type to access the Memory Protection Unit (MPU).
1201*150812a8SEvalZero  */
1202*150812a8SEvalZero typedef struct
1203*150812a8SEvalZero {
1204*150812a8SEvalZero   __IM  uint32_t TYPE;                   /*!< Offset: 0x000 (R/ )  MPU Type Register */
1205*150812a8SEvalZero   __IOM uint32_t CTRL;                   /*!< Offset: 0x004 (R/W)  MPU Control Register */
1206*150812a8SEvalZero   __IOM uint32_t RNR;                    /*!< Offset: 0x008 (R/W)  MPU Region RNRber Register */
1207*150812a8SEvalZero   __IOM uint32_t RBAR;                   /*!< Offset: 0x00C (R/W)  MPU Region Base Address Register */
1208*150812a8SEvalZero   __IOM uint32_t RASR;                   /*!< Offset: 0x010 (R/W)  MPU Region Attribute and Size Register */
1209*150812a8SEvalZero   __IOM uint32_t RBAR_A1;                /*!< Offset: 0x014 (R/W)  MPU Alias 1 Region Base Address Register */
1210*150812a8SEvalZero   __IOM uint32_t RASR_A1;                /*!< Offset: 0x018 (R/W)  MPU Alias 1 Region Attribute and Size Register */
1211*150812a8SEvalZero   __IOM uint32_t RBAR_A2;                /*!< Offset: 0x01C (R/W)  MPU Alias 2 Region Base Address Register */
1212*150812a8SEvalZero   __IOM uint32_t RASR_A2;                /*!< Offset: 0x020 (R/W)  MPU Alias 2 Region Attribute and Size Register */
1213*150812a8SEvalZero   __IOM uint32_t RBAR_A3;                /*!< Offset: 0x024 (R/W)  MPU Alias 3 Region Base Address Register */
1214*150812a8SEvalZero   __IOM uint32_t RASR_A3;                /*!< Offset: 0x028 (R/W)  MPU Alias 3 Region Attribute and Size Register */
1215*150812a8SEvalZero } MPU_Type;
1216*150812a8SEvalZero 
1217*150812a8SEvalZero /* MPU Type Register Definitions */
1218*150812a8SEvalZero #define MPU_TYPE_IREGION_Pos               16U                                            /*!< MPU TYPE: IREGION Position */
1219*150812a8SEvalZero #define MPU_TYPE_IREGION_Msk               (0xFFUL << MPU_TYPE_IREGION_Pos)               /*!< MPU TYPE: IREGION Mask */
1220*150812a8SEvalZero 
1221*150812a8SEvalZero #define MPU_TYPE_DREGION_Pos                8U                                            /*!< MPU TYPE: DREGION Position */
1222*150812a8SEvalZero #define MPU_TYPE_DREGION_Msk               (0xFFUL << MPU_TYPE_DREGION_Pos)               /*!< MPU TYPE: DREGION Mask */
1223*150812a8SEvalZero 
1224*150812a8SEvalZero #define MPU_TYPE_SEPARATE_Pos               0U                                            /*!< MPU TYPE: SEPARATE Position */
1225*150812a8SEvalZero #define MPU_TYPE_SEPARATE_Msk              (1UL /*<< MPU_TYPE_SEPARATE_Pos*/)             /*!< MPU TYPE: SEPARATE Mask */
1226*150812a8SEvalZero 
1227*150812a8SEvalZero /* MPU Control Register Definitions */
1228*150812a8SEvalZero #define MPU_CTRL_PRIVDEFENA_Pos             2U                                            /*!< MPU CTRL: PRIVDEFENA Position */
1229*150812a8SEvalZero #define MPU_CTRL_PRIVDEFENA_Msk            (1UL << MPU_CTRL_PRIVDEFENA_Pos)               /*!< MPU CTRL: PRIVDEFENA Mask */
1230*150812a8SEvalZero 
1231*150812a8SEvalZero #define MPU_CTRL_HFNMIENA_Pos               1U                                            /*!< MPU CTRL: HFNMIENA Position */
1232*150812a8SEvalZero #define MPU_CTRL_HFNMIENA_Msk              (1UL << MPU_CTRL_HFNMIENA_Pos)                 /*!< MPU CTRL: HFNMIENA Mask */
1233*150812a8SEvalZero 
1234*150812a8SEvalZero #define MPU_CTRL_ENABLE_Pos                 0U                                            /*!< MPU CTRL: ENABLE Position */
1235*150812a8SEvalZero #define MPU_CTRL_ENABLE_Msk                (1UL /*<< MPU_CTRL_ENABLE_Pos*/)               /*!< MPU CTRL: ENABLE Mask */
1236*150812a8SEvalZero 
1237*150812a8SEvalZero /* MPU Region Number Register Definitions */
1238*150812a8SEvalZero #define MPU_RNR_REGION_Pos                  0U                                            /*!< MPU RNR: REGION Position */
1239*150812a8SEvalZero #define MPU_RNR_REGION_Msk                 (0xFFUL /*<< MPU_RNR_REGION_Pos*/)             /*!< MPU RNR: REGION Mask */
1240*150812a8SEvalZero 
1241*150812a8SEvalZero /* MPU Region Base Address Register Definitions */
1242*150812a8SEvalZero #define MPU_RBAR_ADDR_Pos                   5U                                            /*!< MPU RBAR: ADDR Position */
1243*150812a8SEvalZero #define MPU_RBAR_ADDR_Msk                  (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos)             /*!< MPU RBAR: ADDR Mask */
1244*150812a8SEvalZero 
1245*150812a8SEvalZero #define MPU_RBAR_VALID_Pos                  4U                                            /*!< MPU RBAR: VALID Position */
1246*150812a8SEvalZero #define MPU_RBAR_VALID_Msk                 (1UL << MPU_RBAR_VALID_Pos)                    /*!< MPU RBAR: VALID Mask */
1247*150812a8SEvalZero 
1248*150812a8SEvalZero #define MPU_RBAR_REGION_Pos                 0U                                            /*!< MPU RBAR: REGION Position */
1249*150812a8SEvalZero #define MPU_RBAR_REGION_Msk                (0xFUL /*<< MPU_RBAR_REGION_Pos*/)             /*!< MPU RBAR: REGION Mask */
1250*150812a8SEvalZero 
1251*150812a8SEvalZero /* MPU Region Attribute and Size Register Definitions */
1252*150812a8SEvalZero #define MPU_RASR_ATTRS_Pos                 16U                                            /*!< MPU RASR: MPU Region Attribute field Position */
1253*150812a8SEvalZero #define MPU_RASR_ATTRS_Msk                 (0xFFFFUL << MPU_RASR_ATTRS_Pos)               /*!< MPU RASR: MPU Region Attribute field Mask */
1254*150812a8SEvalZero 
1255*150812a8SEvalZero #define MPU_RASR_XN_Pos                    28U                                            /*!< MPU RASR: ATTRS.XN Position */
1256*150812a8SEvalZero #define MPU_RASR_XN_Msk                    (1UL << MPU_RASR_XN_Pos)                       /*!< MPU RASR: ATTRS.XN Mask */
1257*150812a8SEvalZero 
1258*150812a8SEvalZero #define MPU_RASR_AP_Pos                    24U                                            /*!< MPU RASR: ATTRS.AP Position */
1259*150812a8SEvalZero #define MPU_RASR_AP_Msk                    (0x7UL << MPU_RASR_AP_Pos)                     /*!< MPU RASR: ATTRS.AP Mask */
1260*150812a8SEvalZero 
1261*150812a8SEvalZero #define MPU_RASR_TEX_Pos                   19U                                            /*!< MPU RASR: ATTRS.TEX Position */
1262*150812a8SEvalZero #define MPU_RASR_TEX_Msk                   (0x7UL << MPU_RASR_TEX_Pos)                    /*!< MPU RASR: ATTRS.TEX Mask */
1263*150812a8SEvalZero 
1264*150812a8SEvalZero #define MPU_RASR_S_Pos                     18U                                            /*!< MPU RASR: ATTRS.S Position */
1265*150812a8SEvalZero #define MPU_RASR_S_Msk                     (1UL << MPU_RASR_S_Pos)                        /*!< MPU RASR: ATTRS.S Mask */
1266*150812a8SEvalZero 
1267*150812a8SEvalZero #define MPU_RASR_C_Pos                     17U                                            /*!< MPU RASR: ATTRS.C Position */
1268*150812a8SEvalZero #define MPU_RASR_C_Msk                     (1UL << MPU_RASR_C_Pos)                        /*!< MPU RASR: ATTRS.C Mask */
1269*150812a8SEvalZero 
1270*150812a8SEvalZero #define MPU_RASR_B_Pos                     16U                                            /*!< MPU RASR: ATTRS.B Position */
1271*150812a8SEvalZero #define MPU_RASR_B_Msk                     (1UL << MPU_RASR_B_Pos)                        /*!< MPU RASR: ATTRS.B Mask */
1272*150812a8SEvalZero 
1273*150812a8SEvalZero #define MPU_RASR_SRD_Pos                    8U                                            /*!< MPU RASR: Sub-Region Disable Position */
1274*150812a8SEvalZero #define MPU_RASR_SRD_Msk                   (0xFFUL << MPU_RASR_SRD_Pos)                   /*!< MPU RASR: Sub-Region Disable Mask */
1275*150812a8SEvalZero 
1276*150812a8SEvalZero #define MPU_RASR_SIZE_Pos                   1U                                            /*!< MPU RASR: Region Size Field Position */
1277*150812a8SEvalZero #define MPU_RASR_SIZE_Msk                  (0x1FUL << MPU_RASR_SIZE_Pos)                  /*!< MPU RASR: Region Size Field Mask */
1278*150812a8SEvalZero 
1279*150812a8SEvalZero #define MPU_RASR_ENABLE_Pos                 0U                                            /*!< MPU RASR: Region enable bit Position */
1280*150812a8SEvalZero #define MPU_RASR_ENABLE_Msk                (1UL /*<< MPU_RASR_ENABLE_Pos*/)               /*!< MPU RASR: Region enable bit Disable Mask */
1281*150812a8SEvalZero 
1282*150812a8SEvalZero /*@} end of group CMSIS_MPU */
1283*150812a8SEvalZero #endif
1284*150812a8SEvalZero 
1285*150812a8SEvalZero 
1286*150812a8SEvalZero #if (__FPU_PRESENT == 1U)
1287*150812a8SEvalZero /**
1288*150812a8SEvalZero   \ingroup  CMSIS_core_register
1289*150812a8SEvalZero   \defgroup CMSIS_FPU     Floating Point Unit (FPU)
1290*150812a8SEvalZero   \brief    Type definitions for the Floating Point Unit (FPU)
1291*150812a8SEvalZero   @{
1292*150812a8SEvalZero  */
1293*150812a8SEvalZero 
1294*150812a8SEvalZero /**
1295*150812a8SEvalZero   \brief  Structure type to access the Floating Point Unit (FPU).
1296*150812a8SEvalZero  */
1297*150812a8SEvalZero typedef struct
1298*150812a8SEvalZero {
1299*150812a8SEvalZero         uint32_t RESERVED0[1U];
1300*150812a8SEvalZero   __IOM uint32_t FPCCR;                  /*!< Offset: 0x004 (R/W)  Floating-Point Context Control Register */
1301*150812a8SEvalZero   __IOM uint32_t FPCAR;                  /*!< Offset: 0x008 (R/W)  Floating-Point Context Address Register */
1302*150812a8SEvalZero   __IOM uint32_t FPDSCR;                 /*!< Offset: 0x00C (R/W)  Floating-Point Default Status Control Register */
1303*150812a8SEvalZero   __IM  uint32_t MVFR0;                  /*!< Offset: 0x010 (R/ )  Media and FP Feature Register 0 */
1304*150812a8SEvalZero   __IM  uint32_t MVFR1;                  /*!< Offset: 0x014 (R/ )  Media and FP Feature Register 1 */
1305*150812a8SEvalZero } FPU_Type;
1306*150812a8SEvalZero 
1307*150812a8SEvalZero /* Floating-Point Context Control Register Definitions */
1308*150812a8SEvalZero #define FPU_FPCCR_ASPEN_Pos                31U                                            /*!< FPCCR: ASPEN bit Position */
1309*150812a8SEvalZero #define FPU_FPCCR_ASPEN_Msk                (1UL << FPU_FPCCR_ASPEN_Pos)                   /*!< FPCCR: ASPEN bit Mask */
1310*150812a8SEvalZero 
1311*150812a8SEvalZero #define FPU_FPCCR_LSPEN_Pos                30U                                            /*!< FPCCR: LSPEN Position */
1312*150812a8SEvalZero #define FPU_FPCCR_LSPEN_Msk                (1UL << FPU_FPCCR_LSPEN_Pos)                   /*!< FPCCR: LSPEN bit Mask */
1313*150812a8SEvalZero 
1314*150812a8SEvalZero #define FPU_FPCCR_MONRDY_Pos                8U                                            /*!< FPCCR: MONRDY Position */
1315*150812a8SEvalZero #define FPU_FPCCR_MONRDY_Msk               (1UL << FPU_FPCCR_MONRDY_Pos)                  /*!< FPCCR: MONRDY bit Mask */
1316*150812a8SEvalZero 
1317*150812a8SEvalZero #define FPU_FPCCR_BFRDY_Pos                 6U                                            /*!< FPCCR: BFRDY Position */
1318*150812a8SEvalZero #define FPU_FPCCR_BFRDY_Msk                (1UL << FPU_FPCCR_BFRDY_Pos)                   /*!< FPCCR: BFRDY bit Mask */
1319*150812a8SEvalZero 
1320*150812a8SEvalZero #define FPU_FPCCR_MMRDY_Pos                 5U                                            /*!< FPCCR: MMRDY Position */
1321*150812a8SEvalZero #define FPU_FPCCR_MMRDY_Msk                (1UL << FPU_FPCCR_MMRDY_Pos)                   /*!< FPCCR: MMRDY bit Mask */
1322*150812a8SEvalZero 
1323*150812a8SEvalZero #define FPU_FPCCR_HFRDY_Pos                 4U                                            /*!< FPCCR: HFRDY Position */
1324*150812a8SEvalZero #define FPU_FPCCR_HFRDY_Msk                (1UL << FPU_FPCCR_HFRDY_Pos)                   /*!< FPCCR: HFRDY bit Mask */
1325*150812a8SEvalZero 
1326*150812a8SEvalZero #define FPU_FPCCR_THREAD_Pos                3U                                            /*!< FPCCR: processor mode bit Position */
1327*150812a8SEvalZero #define FPU_FPCCR_THREAD_Msk               (1UL << FPU_FPCCR_THREAD_Pos)                  /*!< FPCCR: processor mode active bit Mask */
1328*150812a8SEvalZero 
1329*150812a8SEvalZero #define FPU_FPCCR_USER_Pos                  1U                                            /*!< FPCCR: privilege level bit Position */
1330*150812a8SEvalZero #define FPU_FPCCR_USER_Msk                 (1UL << FPU_FPCCR_USER_Pos)                    /*!< FPCCR: privilege level bit Mask */
1331*150812a8SEvalZero 
1332*150812a8SEvalZero #define FPU_FPCCR_LSPACT_Pos                0U                                            /*!< FPCCR: Lazy state preservation active bit Position */
1333*150812a8SEvalZero #define FPU_FPCCR_LSPACT_Msk               (1UL /*<< FPU_FPCCR_LSPACT_Pos*/)              /*!< FPCCR: Lazy state preservation active bit Mask */
1334*150812a8SEvalZero 
1335*150812a8SEvalZero /* Floating-Point Context Address Register Definitions */
1336*150812a8SEvalZero #define FPU_FPCAR_ADDRESS_Pos               3U                                            /*!< FPCAR: ADDRESS bit Position */
1337*150812a8SEvalZero #define FPU_FPCAR_ADDRESS_Msk              (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos)        /*!< FPCAR: ADDRESS bit Mask */
1338*150812a8SEvalZero 
1339*150812a8SEvalZero /* Floating-Point Default Status Control Register Definitions */
1340*150812a8SEvalZero #define FPU_FPDSCR_AHP_Pos                 26U                                            /*!< FPDSCR: AHP bit Position */
1341*150812a8SEvalZero #define FPU_FPDSCR_AHP_Msk                 (1UL << FPU_FPDSCR_AHP_Pos)                    /*!< FPDSCR: AHP bit Mask */
1342*150812a8SEvalZero 
1343*150812a8SEvalZero #define FPU_FPDSCR_DN_Pos                  25U                                            /*!< FPDSCR: DN bit Position */
1344*150812a8SEvalZero #define FPU_FPDSCR_DN_Msk                  (1UL << FPU_FPDSCR_DN_Pos)                     /*!< FPDSCR: DN bit Mask */
1345*150812a8SEvalZero 
1346*150812a8SEvalZero #define FPU_FPDSCR_FZ_Pos                  24U                                            /*!< FPDSCR: FZ bit Position */
1347*150812a8SEvalZero #define FPU_FPDSCR_FZ_Msk                  (1UL << FPU_FPDSCR_FZ_Pos)                     /*!< FPDSCR: FZ bit Mask */
1348*150812a8SEvalZero 
1349*150812a8SEvalZero #define FPU_FPDSCR_RMode_Pos               22U                                            /*!< FPDSCR: RMode bit Position */
1350*150812a8SEvalZero #define FPU_FPDSCR_RMode_Msk               (3UL << FPU_FPDSCR_RMode_Pos)                  /*!< FPDSCR: RMode bit Mask */
1351*150812a8SEvalZero 
1352*150812a8SEvalZero /* Media and FP Feature Register 0 Definitions */
1353*150812a8SEvalZero #define FPU_MVFR0_FP_rounding_modes_Pos    28U                                            /*!< MVFR0: FP rounding modes bits Position */
1354*150812a8SEvalZero #define FPU_MVFR0_FP_rounding_modes_Msk    (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos)     /*!< MVFR0: FP rounding modes bits Mask */
1355*150812a8SEvalZero 
1356*150812a8SEvalZero #define FPU_MVFR0_Short_vectors_Pos        24U                                            /*!< MVFR0: Short vectors bits Position */
1357*150812a8SEvalZero #define FPU_MVFR0_Short_vectors_Msk        (0xFUL << FPU_MVFR0_Short_vectors_Pos)         /*!< MVFR0: Short vectors bits Mask */
1358*150812a8SEvalZero 
1359*150812a8SEvalZero #define FPU_MVFR0_Square_root_Pos          20U                                            /*!< MVFR0: Square root bits Position */
1360*150812a8SEvalZero #define FPU_MVFR0_Square_root_Msk          (0xFUL << FPU_MVFR0_Square_root_Pos)           /*!< MVFR0: Square root bits Mask */
1361*150812a8SEvalZero 
1362*150812a8SEvalZero #define FPU_MVFR0_Divide_Pos               16U                                            /*!< MVFR0: Divide bits Position */
1363*150812a8SEvalZero #define FPU_MVFR0_Divide_Msk               (0xFUL << FPU_MVFR0_Divide_Pos)                /*!< MVFR0: Divide bits Mask */
1364*150812a8SEvalZero 
1365*150812a8SEvalZero #define FPU_MVFR0_FP_excep_trapping_Pos    12U                                            /*!< MVFR0: FP exception trapping bits Position */
1366*150812a8SEvalZero #define FPU_MVFR0_FP_excep_trapping_Msk    (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos)     /*!< MVFR0: FP exception trapping bits Mask */
1367*150812a8SEvalZero 
1368*150812a8SEvalZero #define FPU_MVFR0_Double_precision_Pos      8U                                            /*!< MVFR0: Double-precision bits Position */
1369*150812a8SEvalZero #define FPU_MVFR0_Double_precision_Msk     (0xFUL << FPU_MVFR0_Double_precision_Pos)      /*!< MVFR0: Double-precision bits Mask */
1370*150812a8SEvalZero 
1371*150812a8SEvalZero #define FPU_MVFR0_Single_precision_Pos      4U                                            /*!< MVFR0: Single-precision bits Position */
1372*150812a8SEvalZero #define FPU_MVFR0_Single_precision_Msk     (0xFUL << FPU_MVFR0_Single_precision_Pos)      /*!< MVFR0: Single-precision bits Mask */
1373*150812a8SEvalZero 
1374*150812a8SEvalZero #define FPU_MVFR0_A_SIMD_registers_Pos      0U                                            /*!< MVFR0: A_SIMD registers bits Position */
1375*150812a8SEvalZero #define FPU_MVFR0_A_SIMD_registers_Msk     (0xFUL /*<< FPU_MVFR0_A_SIMD_registers_Pos*/)  /*!< MVFR0: A_SIMD registers bits Mask */
1376*150812a8SEvalZero 
1377*150812a8SEvalZero /* Media and FP Feature Register 1 Definitions */
1378*150812a8SEvalZero #define FPU_MVFR1_FP_fused_MAC_Pos         28U                                            /*!< MVFR1: FP fused MAC bits Position */
1379*150812a8SEvalZero #define FPU_MVFR1_FP_fused_MAC_Msk         (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos)          /*!< MVFR1: FP fused MAC bits Mask */
1380*150812a8SEvalZero 
1381*150812a8SEvalZero #define FPU_MVFR1_FP_HPFP_Pos              24U                                            /*!< MVFR1: FP HPFP bits Position */
1382*150812a8SEvalZero #define FPU_MVFR1_FP_HPFP_Msk              (0xFUL << FPU_MVFR1_FP_HPFP_Pos)               /*!< MVFR1: FP HPFP bits Mask */
1383*150812a8SEvalZero 
1384*150812a8SEvalZero #define FPU_MVFR1_D_NaN_mode_Pos            4U                                            /*!< MVFR1: D_NaN mode bits Position */
1385*150812a8SEvalZero #define FPU_MVFR1_D_NaN_mode_Msk           (0xFUL << FPU_MVFR1_D_NaN_mode_Pos)            /*!< MVFR1: D_NaN mode bits Mask */
1386*150812a8SEvalZero 
1387*150812a8SEvalZero #define FPU_MVFR1_FtZ_mode_Pos              0U                                            /*!< MVFR1: FtZ mode bits Position */
1388*150812a8SEvalZero #define FPU_MVFR1_FtZ_mode_Msk             (0xFUL /*<< FPU_MVFR1_FtZ_mode_Pos*/)          /*!< MVFR1: FtZ mode bits Mask */
1389*150812a8SEvalZero 
1390*150812a8SEvalZero /*@} end of group CMSIS_FPU */
1391*150812a8SEvalZero #endif
1392*150812a8SEvalZero 
1393*150812a8SEvalZero 
1394*150812a8SEvalZero /**
1395*150812a8SEvalZero   \ingroup  CMSIS_core_register
1396*150812a8SEvalZero   \defgroup CMSIS_CoreDebug       Core Debug Registers (CoreDebug)
1397*150812a8SEvalZero   \brief    Type definitions for the Core Debug Registers
1398*150812a8SEvalZero   @{
1399*150812a8SEvalZero  */
1400*150812a8SEvalZero 
1401*150812a8SEvalZero /**
1402*150812a8SEvalZero   \brief  Structure type to access the Core Debug Register (CoreDebug).
1403*150812a8SEvalZero  */
1404*150812a8SEvalZero typedef struct
1405*150812a8SEvalZero {
1406*150812a8SEvalZero   __IOM uint32_t DHCSR;                  /*!< Offset: 0x000 (R/W)  Debug Halting Control and Status Register */
1407*150812a8SEvalZero   __OM  uint32_t DCRSR;                  /*!< Offset: 0x004 ( /W)  Debug Core Register Selector Register */
1408*150812a8SEvalZero   __IOM uint32_t DCRDR;                  /*!< Offset: 0x008 (R/W)  Debug Core Register Data Register */
1409*150812a8SEvalZero   __IOM uint32_t DEMCR;                  /*!< Offset: 0x00C (R/W)  Debug Exception and Monitor Control Register */
1410*150812a8SEvalZero } CoreDebug_Type;
1411*150812a8SEvalZero 
1412*150812a8SEvalZero /* Debug Halting Control and Status Register Definitions */
1413*150812a8SEvalZero #define CoreDebug_DHCSR_DBGKEY_Pos         16U                                            /*!< CoreDebug DHCSR: DBGKEY Position */
1414*150812a8SEvalZero #define CoreDebug_DHCSR_DBGKEY_Msk         (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos)       /*!< CoreDebug DHCSR: DBGKEY Mask */
1415*150812a8SEvalZero 
1416*150812a8SEvalZero #define CoreDebug_DHCSR_S_RESET_ST_Pos     25U                                            /*!< CoreDebug DHCSR: S_RESET_ST Position */
1417*150812a8SEvalZero #define CoreDebug_DHCSR_S_RESET_ST_Msk     (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos)        /*!< CoreDebug DHCSR: S_RESET_ST Mask */
1418*150812a8SEvalZero 
1419*150812a8SEvalZero #define CoreDebug_DHCSR_S_RETIRE_ST_Pos    24U                                            /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
1420*150812a8SEvalZero #define CoreDebug_DHCSR_S_RETIRE_ST_Msk    (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos)       /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
1421*150812a8SEvalZero 
1422*150812a8SEvalZero #define CoreDebug_DHCSR_S_LOCKUP_Pos       19U                                            /*!< CoreDebug DHCSR: S_LOCKUP Position */
1423*150812a8SEvalZero #define CoreDebug_DHCSR_S_LOCKUP_Msk       (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos)          /*!< CoreDebug DHCSR: S_LOCKUP Mask */
1424*150812a8SEvalZero 
1425*150812a8SEvalZero #define CoreDebug_DHCSR_S_SLEEP_Pos        18U                                            /*!< CoreDebug DHCSR: S_SLEEP Position */
1426*150812a8SEvalZero #define CoreDebug_DHCSR_S_SLEEP_Msk        (1UL << CoreDebug_DHCSR_S_SLEEP_Pos)           /*!< CoreDebug DHCSR: S_SLEEP Mask */
1427*150812a8SEvalZero 
1428*150812a8SEvalZero #define CoreDebug_DHCSR_S_HALT_Pos         17U                                            /*!< CoreDebug DHCSR: S_HALT Position */
1429*150812a8SEvalZero #define CoreDebug_DHCSR_S_HALT_Msk         (1UL << CoreDebug_DHCSR_S_HALT_Pos)            /*!< CoreDebug DHCSR: S_HALT Mask */
1430*150812a8SEvalZero 
1431*150812a8SEvalZero #define CoreDebug_DHCSR_S_REGRDY_Pos       16U                                            /*!< CoreDebug DHCSR: S_REGRDY Position */
1432*150812a8SEvalZero #define CoreDebug_DHCSR_S_REGRDY_Msk       (1UL << CoreDebug_DHCSR_S_REGRDY_Pos)          /*!< CoreDebug DHCSR: S_REGRDY Mask */
1433*150812a8SEvalZero 
1434*150812a8SEvalZero #define CoreDebug_DHCSR_C_SNAPSTALL_Pos     5U                                            /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
1435*150812a8SEvalZero #define CoreDebug_DHCSR_C_SNAPSTALL_Msk    (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos)       /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
1436*150812a8SEvalZero 
1437*150812a8SEvalZero #define CoreDebug_DHCSR_C_MASKINTS_Pos      3U                                            /*!< CoreDebug DHCSR: C_MASKINTS Position */
1438*150812a8SEvalZero #define CoreDebug_DHCSR_C_MASKINTS_Msk     (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos)        /*!< CoreDebug DHCSR: C_MASKINTS Mask */
1439*150812a8SEvalZero 
1440*150812a8SEvalZero #define CoreDebug_DHCSR_C_STEP_Pos          2U                                            /*!< CoreDebug DHCSR: C_STEP Position */
1441*150812a8SEvalZero #define CoreDebug_DHCSR_C_STEP_Msk         (1UL << CoreDebug_DHCSR_C_STEP_Pos)            /*!< CoreDebug DHCSR: C_STEP Mask */
1442*150812a8SEvalZero 
1443*150812a8SEvalZero #define CoreDebug_DHCSR_C_HALT_Pos          1U                                            /*!< CoreDebug DHCSR: C_HALT Position */
1444*150812a8SEvalZero #define CoreDebug_DHCSR_C_HALT_Msk         (1UL << CoreDebug_DHCSR_C_HALT_Pos)            /*!< CoreDebug DHCSR: C_HALT Mask */
1445*150812a8SEvalZero 
1446*150812a8SEvalZero #define CoreDebug_DHCSR_C_DEBUGEN_Pos       0U                                            /*!< CoreDebug DHCSR: C_DEBUGEN Position */
1447*150812a8SEvalZero #define CoreDebug_DHCSR_C_DEBUGEN_Msk      (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/)     /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
1448*150812a8SEvalZero 
1449*150812a8SEvalZero /* Debug Core Register Selector Register Definitions */
1450*150812a8SEvalZero #define CoreDebug_DCRSR_REGWnR_Pos         16U                                            /*!< CoreDebug DCRSR: REGWnR Position */
1451*150812a8SEvalZero #define CoreDebug_DCRSR_REGWnR_Msk         (1UL << CoreDebug_DCRSR_REGWnR_Pos)            /*!< CoreDebug DCRSR: REGWnR Mask */
1452*150812a8SEvalZero 
1453*150812a8SEvalZero #define CoreDebug_DCRSR_REGSEL_Pos          0U                                            /*!< CoreDebug DCRSR: REGSEL Position */
1454*150812a8SEvalZero #define CoreDebug_DCRSR_REGSEL_Msk         (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/)     /*!< CoreDebug DCRSR: REGSEL Mask */
1455*150812a8SEvalZero 
1456*150812a8SEvalZero /* Debug Exception and Monitor Control Register Definitions */
1457*150812a8SEvalZero #define CoreDebug_DEMCR_TRCENA_Pos         24U                                            /*!< CoreDebug DEMCR: TRCENA Position */
1458*150812a8SEvalZero #define CoreDebug_DEMCR_TRCENA_Msk         (1UL << CoreDebug_DEMCR_TRCENA_Pos)            /*!< CoreDebug DEMCR: TRCENA Mask */
1459*150812a8SEvalZero 
1460*150812a8SEvalZero #define CoreDebug_DEMCR_MON_REQ_Pos        19U                                            /*!< CoreDebug DEMCR: MON_REQ Position */
1461*150812a8SEvalZero #define CoreDebug_DEMCR_MON_REQ_Msk        (1UL << CoreDebug_DEMCR_MON_REQ_Pos)           /*!< CoreDebug DEMCR: MON_REQ Mask */
1462*150812a8SEvalZero 
1463*150812a8SEvalZero #define CoreDebug_DEMCR_MON_STEP_Pos       18U                                            /*!< CoreDebug DEMCR: MON_STEP Position */
1464*150812a8SEvalZero #define CoreDebug_DEMCR_MON_STEP_Msk       (1UL << CoreDebug_DEMCR_MON_STEP_Pos)          /*!< CoreDebug DEMCR: MON_STEP Mask */
1465*150812a8SEvalZero 
1466*150812a8SEvalZero #define CoreDebug_DEMCR_MON_PEND_Pos       17U                                            /*!< CoreDebug DEMCR: MON_PEND Position */
1467*150812a8SEvalZero #define CoreDebug_DEMCR_MON_PEND_Msk       (1UL << CoreDebug_DEMCR_MON_PEND_Pos)          /*!< CoreDebug DEMCR: MON_PEND Mask */
1468*150812a8SEvalZero 
1469*150812a8SEvalZero #define CoreDebug_DEMCR_MON_EN_Pos         16U                                            /*!< CoreDebug DEMCR: MON_EN Position */
1470*150812a8SEvalZero #define CoreDebug_DEMCR_MON_EN_Msk         (1UL << CoreDebug_DEMCR_MON_EN_Pos)            /*!< CoreDebug DEMCR: MON_EN Mask */
1471*150812a8SEvalZero 
1472*150812a8SEvalZero #define CoreDebug_DEMCR_VC_HARDERR_Pos     10U                                            /*!< CoreDebug DEMCR: VC_HARDERR Position */
1473*150812a8SEvalZero #define CoreDebug_DEMCR_VC_HARDERR_Msk     (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos)        /*!< CoreDebug DEMCR: VC_HARDERR Mask */
1474*150812a8SEvalZero 
1475*150812a8SEvalZero #define CoreDebug_DEMCR_VC_INTERR_Pos       9U                                            /*!< CoreDebug DEMCR: VC_INTERR Position */
1476*150812a8SEvalZero #define CoreDebug_DEMCR_VC_INTERR_Msk      (1UL << CoreDebug_DEMCR_VC_INTERR_Pos)         /*!< CoreDebug DEMCR: VC_INTERR Mask */
1477*150812a8SEvalZero 
1478*150812a8SEvalZero #define CoreDebug_DEMCR_VC_BUSERR_Pos       8U                                            /*!< CoreDebug DEMCR: VC_BUSERR Position */
1479*150812a8SEvalZero #define CoreDebug_DEMCR_VC_BUSERR_Msk      (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos)         /*!< CoreDebug DEMCR: VC_BUSERR Mask */
1480*150812a8SEvalZero 
1481*150812a8SEvalZero #define CoreDebug_DEMCR_VC_STATERR_Pos      7U                                            /*!< CoreDebug DEMCR: VC_STATERR Position */
1482*150812a8SEvalZero #define CoreDebug_DEMCR_VC_STATERR_Msk     (1UL << CoreDebug_DEMCR_VC_STATERR_Pos)        /*!< CoreDebug DEMCR: VC_STATERR Mask */
1483*150812a8SEvalZero 
1484*150812a8SEvalZero #define CoreDebug_DEMCR_VC_CHKERR_Pos       6U                                            /*!< CoreDebug DEMCR: VC_CHKERR Position */
1485*150812a8SEvalZero #define CoreDebug_DEMCR_VC_CHKERR_Msk      (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos)         /*!< CoreDebug DEMCR: VC_CHKERR Mask */
1486*150812a8SEvalZero 
1487*150812a8SEvalZero #define CoreDebug_DEMCR_VC_NOCPERR_Pos      5U                                            /*!< CoreDebug DEMCR: VC_NOCPERR Position */
1488*150812a8SEvalZero #define CoreDebug_DEMCR_VC_NOCPERR_Msk     (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos)        /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
1489*150812a8SEvalZero 
1490*150812a8SEvalZero #define CoreDebug_DEMCR_VC_MMERR_Pos        4U                                            /*!< CoreDebug DEMCR: VC_MMERR Position */
1491*150812a8SEvalZero #define CoreDebug_DEMCR_VC_MMERR_Msk       (1UL << CoreDebug_DEMCR_VC_MMERR_Pos)          /*!< CoreDebug DEMCR: VC_MMERR Mask */
1492*150812a8SEvalZero 
1493*150812a8SEvalZero #define CoreDebug_DEMCR_VC_CORERESET_Pos    0U                                            /*!< CoreDebug DEMCR: VC_CORERESET Position */
1494*150812a8SEvalZero #define CoreDebug_DEMCR_VC_CORERESET_Msk   (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/)  /*!< CoreDebug DEMCR: VC_CORERESET Mask */
1495*150812a8SEvalZero 
1496*150812a8SEvalZero /*@} end of group CMSIS_CoreDebug */
1497*150812a8SEvalZero 
1498*150812a8SEvalZero 
1499*150812a8SEvalZero /**
1500*150812a8SEvalZero   \ingroup    CMSIS_core_register
1501*150812a8SEvalZero   \defgroup   CMSIS_core_bitfield     Core register bit field macros
1502*150812a8SEvalZero   \brief      Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
1503*150812a8SEvalZero   @{
1504*150812a8SEvalZero  */
1505*150812a8SEvalZero 
1506*150812a8SEvalZero /**
1507*150812a8SEvalZero   \brief   Mask and shift a bit field value for use in a register bit range.
1508*150812a8SEvalZero   \param[in] field  Name of the register bit field.
1509*150812a8SEvalZero   \param[in] value  Value of the bit field.
1510*150812a8SEvalZero   \return           Masked and shifted value.
1511*150812a8SEvalZero */
1512*150812a8SEvalZero #define _VAL2FLD(field, value)    ((value << field ## _Pos) & field ## _Msk)
1513*150812a8SEvalZero 
1514*150812a8SEvalZero /**
1515*150812a8SEvalZero   \brief     Mask and shift a register value to extract a bit filed value.
1516*150812a8SEvalZero   \param[in] field  Name of the register bit field.
1517*150812a8SEvalZero   \param[in] value  Value of register.
1518*150812a8SEvalZero   \return           Masked and shifted bit field value.
1519*150812a8SEvalZero */
1520*150812a8SEvalZero #define _FLD2VAL(field, value)    ((value & field ## _Msk) >> field ## _Pos)
1521*150812a8SEvalZero 
1522*150812a8SEvalZero /*@} end of group CMSIS_core_bitfield */
1523*150812a8SEvalZero 
1524*150812a8SEvalZero 
1525*150812a8SEvalZero /**
1526*150812a8SEvalZero   \ingroup    CMSIS_core_register
1527*150812a8SEvalZero   \defgroup   CMSIS_core_base     Core Definitions
1528*150812a8SEvalZero   \brief      Definitions for base addresses, unions, and structures.
1529*150812a8SEvalZero   @{
1530*150812a8SEvalZero  */
1531*150812a8SEvalZero 
1532*150812a8SEvalZero /* Memory mapping of Cortex-M4 Hardware */
1533*150812a8SEvalZero #define SCS_BASE            (0xE000E000UL)                            /*!< System Control Space Base Address */
1534*150812a8SEvalZero #define ITM_BASE            (0xE0000000UL)                            /*!< ITM Base Address */
1535*150812a8SEvalZero #define DWT_BASE            (0xE0001000UL)                            /*!< DWT Base Address */
1536*150812a8SEvalZero #define TPI_BASE            (0xE0040000UL)                            /*!< TPI Base Address */
1537*150812a8SEvalZero #define CoreDebug_BASE      (0xE000EDF0UL)                            /*!< Core Debug Base Address */
1538*150812a8SEvalZero #define SysTick_BASE        (SCS_BASE +  0x0010UL)                    /*!< SysTick Base Address */
1539*150812a8SEvalZero #define NVIC_BASE           (SCS_BASE +  0x0100UL)                    /*!< NVIC Base Address */
1540*150812a8SEvalZero #define SCB_BASE            (SCS_BASE +  0x0D00UL)                    /*!< System Control Block Base Address */
1541*150812a8SEvalZero 
1542*150812a8SEvalZero #define SCnSCB              ((SCnSCB_Type    *)     SCS_BASE      )   /*!< System control Register not in SCB */
1543*150812a8SEvalZero #define SCB                 ((SCB_Type       *)     SCB_BASE      )   /*!< SCB configuration struct */
1544*150812a8SEvalZero #define SysTick             ((SysTick_Type   *)     SysTick_BASE  )   /*!< SysTick configuration struct */
1545*150812a8SEvalZero #define NVIC                ((NVIC_Type      *)     NVIC_BASE     )   /*!< NVIC configuration struct */
1546*150812a8SEvalZero #define ITM                 ((ITM_Type       *)     ITM_BASE      )   /*!< ITM configuration struct */
1547*150812a8SEvalZero #define DWT                 ((DWT_Type       *)     DWT_BASE      )   /*!< DWT configuration struct */
1548*150812a8SEvalZero #define TPI                 ((TPI_Type       *)     TPI_BASE      )   /*!< TPI configuration struct */
1549*150812a8SEvalZero #define CoreDebug           ((CoreDebug_Type *)     CoreDebug_BASE)   /*!< Core Debug configuration struct */
1550*150812a8SEvalZero 
1551*150812a8SEvalZero #if (__MPU_PRESENT == 1U)
1552*150812a8SEvalZero   #define MPU_BASE          (SCS_BASE +  0x0D90UL)                    /*!< Memory Protection Unit */
1553*150812a8SEvalZero   #define MPU               ((MPU_Type       *)     MPU_BASE      )   /*!< Memory Protection Unit */
1554*150812a8SEvalZero #endif
1555*150812a8SEvalZero 
1556*150812a8SEvalZero #if (__FPU_PRESENT == 1U)
1557*150812a8SEvalZero   #define FPU_BASE          (SCS_BASE +  0x0F30UL)                    /*!< Floating Point Unit */
1558*150812a8SEvalZero   #define FPU               ((FPU_Type       *)     FPU_BASE      )   /*!< Floating Point Unit */
1559*150812a8SEvalZero #endif
1560*150812a8SEvalZero 
1561*150812a8SEvalZero /*@} */
1562*150812a8SEvalZero 
1563*150812a8SEvalZero 
1564*150812a8SEvalZero 
1565*150812a8SEvalZero /*******************************************************************************
1566*150812a8SEvalZero  *                Hardware Abstraction Layer
1567*150812a8SEvalZero   Core Function Interface contains:
1568*150812a8SEvalZero   - Core NVIC Functions
1569*150812a8SEvalZero   - Core SysTick Functions
1570*150812a8SEvalZero   - Core Debug Functions
1571*150812a8SEvalZero   - Core Register Access Functions
1572*150812a8SEvalZero  ******************************************************************************/
1573*150812a8SEvalZero /**
1574*150812a8SEvalZero   \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
1575*150812a8SEvalZero */
1576*150812a8SEvalZero 
1577*150812a8SEvalZero 
1578*150812a8SEvalZero 
1579*150812a8SEvalZero /* ##########################   NVIC functions  #################################### */
1580*150812a8SEvalZero /**
1581*150812a8SEvalZero   \ingroup  CMSIS_Core_FunctionInterface
1582*150812a8SEvalZero   \defgroup CMSIS_Core_NVICFunctions NVIC Functions
1583*150812a8SEvalZero   \brief    Functions that manage interrupts and exceptions via the NVIC.
1584*150812a8SEvalZero   @{
1585*150812a8SEvalZero  */
1586*150812a8SEvalZero 
1587*150812a8SEvalZero /**
1588*150812a8SEvalZero   \brief   Set Priority Grouping
1589*150812a8SEvalZero   \details Sets the priority grouping field using the required unlock sequence.
1590*150812a8SEvalZero            The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
1591*150812a8SEvalZero            Only values from 0..7 are used.
1592*150812a8SEvalZero            In case of a conflict between priority grouping and available
1593*150812a8SEvalZero            priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
1594*150812a8SEvalZero   \param [in]      PriorityGroup  Priority grouping field.
1595*150812a8SEvalZero  */
NVIC_SetPriorityGrouping(uint32_t PriorityGroup)1596*150812a8SEvalZero __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
1597*150812a8SEvalZero {
1598*150812a8SEvalZero   uint32_t reg_value;
1599*150812a8SEvalZero   uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL);             /* only values 0..7 are used          */
1600*150812a8SEvalZero 
1601*150812a8SEvalZero   reg_value  =  SCB->AIRCR;                                                   /* read old register configuration    */
1602*150812a8SEvalZero   reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change               */
1603*150812a8SEvalZero   reg_value  =  (reg_value                                   |
1604*150812a8SEvalZero                 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
1605*150812a8SEvalZero                 (PriorityGroupTmp << 8U)                      );              /* Insert write key and priorty group */
1606*150812a8SEvalZero   SCB->AIRCR =  reg_value;
1607*150812a8SEvalZero }
1608*150812a8SEvalZero 
1609*150812a8SEvalZero 
1610*150812a8SEvalZero /**
1611*150812a8SEvalZero   \brief   Get Priority Grouping
1612*150812a8SEvalZero   \details Reads the priority grouping field from the NVIC Interrupt Controller.
1613*150812a8SEvalZero   \return                Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
1614*150812a8SEvalZero  */
NVIC_GetPriorityGrouping(void)1615*150812a8SEvalZero __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
1616*150812a8SEvalZero {
1617*150812a8SEvalZero   return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
1618*150812a8SEvalZero }
1619*150812a8SEvalZero 
1620*150812a8SEvalZero 
1621*150812a8SEvalZero /**
1622*150812a8SEvalZero   \brief   Enable External Interrupt
1623*150812a8SEvalZero   \details Enables a device-specific interrupt in the NVIC interrupt controller.
1624*150812a8SEvalZero   \param [in]      IRQn  External interrupt number. Value cannot be negative.
1625*150812a8SEvalZero  */
NVIC_EnableIRQ(IRQn_Type IRQn)1626*150812a8SEvalZero __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
1627*150812a8SEvalZero {
1628*150812a8SEvalZero   NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
1629*150812a8SEvalZero }
1630*150812a8SEvalZero 
1631*150812a8SEvalZero 
1632*150812a8SEvalZero /**
1633*150812a8SEvalZero   \brief   Disable External Interrupt
1634*150812a8SEvalZero   \details Disables a device-specific interrupt in the NVIC interrupt controller.
1635*150812a8SEvalZero   \param [in]      IRQn  External interrupt number. Value cannot be negative.
1636*150812a8SEvalZero  */
NVIC_DisableIRQ(IRQn_Type IRQn)1637*150812a8SEvalZero __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
1638*150812a8SEvalZero {
1639*150812a8SEvalZero   NVIC->ICER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
1640*150812a8SEvalZero }
1641*150812a8SEvalZero 
1642*150812a8SEvalZero 
1643*150812a8SEvalZero /**
1644*150812a8SEvalZero   \brief   Get Pending Interrupt
1645*150812a8SEvalZero   \details Reads the pending register in the NVIC and returns the pending bit for the specified interrupt.
1646*150812a8SEvalZero   \param [in]      IRQn  Interrupt number.
1647*150812a8SEvalZero   \return             0  Interrupt status is not pending.
1648*150812a8SEvalZero   \return             1  Interrupt status is pending.
1649*150812a8SEvalZero  */
NVIC_GetPendingIRQ(IRQn_Type IRQn)1650*150812a8SEvalZero __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
1651*150812a8SEvalZero {
1652*150812a8SEvalZero   return((uint32_t)(((NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
1653*150812a8SEvalZero }
1654*150812a8SEvalZero 
1655*150812a8SEvalZero 
1656*150812a8SEvalZero /**
1657*150812a8SEvalZero   \brief   Set Pending Interrupt
1658*150812a8SEvalZero   \details Sets the pending bit of an external interrupt.
1659*150812a8SEvalZero   \param [in]      IRQn  Interrupt number. Value cannot be negative.
1660*150812a8SEvalZero  */
NVIC_SetPendingIRQ(IRQn_Type IRQn)1661*150812a8SEvalZero __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
1662*150812a8SEvalZero {
1663*150812a8SEvalZero   NVIC->ISPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
1664*150812a8SEvalZero }
1665*150812a8SEvalZero 
1666*150812a8SEvalZero 
1667*150812a8SEvalZero /**
1668*150812a8SEvalZero   \brief   Clear Pending Interrupt
1669*150812a8SEvalZero   \details Clears the pending bit of an external interrupt.
1670*150812a8SEvalZero   \param [in]      IRQn  External interrupt number. Value cannot be negative.
1671*150812a8SEvalZero  */
NVIC_ClearPendingIRQ(IRQn_Type IRQn)1672*150812a8SEvalZero __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
1673*150812a8SEvalZero {
1674*150812a8SEvalZero   NVIC->ICPR[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
1675*150812a8SEvalZero }
1676*150812a8SEvalZero 
1677*150812a8SEvalZero 
1678*150812a8SEvalZero /**
1679*150812a8SEvalZero   \brief   Get Active Interrupt
1680*150812a8SEvalZero   \details Reads the active register in NVIC and returns the active bit.
1681*150812a8SEvalZero   \param [in]      IRQn  Interrupt number.
1682*150812a8SEvalZero   \return             0  Interrupt status is not active.
1683*150812a8SEvalZero   \return             1  Interrupt status is active.
1684*150812a8SEvalZero  */
NVIC_GetActive(IRQn_Type IRQn)1685*150812a8SEvalZero __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn)
1686*150812a8SEvalZero {
1687*150812a8SEvalZero   return((uint32_t)(((NVIC->IABR[(((uint32_t)(int32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
1688*150812a8SEvalZero }
1689*150812a8SEvalZero 
1690*150812a8SEvalZero 
1691*150812a8SEvalZero /**
1692*150812a8SEvalZero   \brief   Set Interrupt Priority
1693*150812a8SEvalZero   \details Sets the priority of an interrupt.
1694*150812a8SEvalZero   \note    The priority cannot be set for every core interrupt.
1695*150812a8SEvalZero   \param [in]      IRQn  Interrupt number.
1696*150812a8SEvalZero   \param [in]  priority  Priority to set.
1697*150812a8SEvalZero  */
NVIC_SetPriority(IRQn_Type IRQn,uint32_t priority)1698*150812a8SEvalZero __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
1699*150812a8SEvalZero {
1700*150812a8SEvalZero   if ((int32_t)(IRQn) < 0)
1701*150812a8SEvalZero   {
1702*150812a8SEvalZero     SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
1703*150812a8SEvalZero   }
1704*150812a8SEvalZero   else
1705*150812a8SEvalZero   {
1706*150812a8SEvalZero     NVIC->IP[((uint32_t)(int32_t)IRQn)]               = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
1707*150812a8SEvalZero   }
1708*150812a8SEvalZero }
1709*150812a8SEvalZero 
1710*150812a8SEvalZero 
1711*150812a8SEvalZero /**
1712*150812a8SEvalZero   \brief   Get Interrupt Priority
1713*150812a8SEvalZero   \details Reads the priority of an interrupt.
1714*150812a8SEvalZero            The interrupt number can be positive to specify an external (device specific) interrupt,
1715*150812a8SEvalZero            or negative to specify an internal (core) interrupt.
1716*150812a8SEvalZero   \param [in]   IRQn  Interrupt number.
1717*150812a8SEvalZero   \return             Interrupt Priority.
1718*150812a8SEvalZero                       Value is aligned automatically to the implemented priority bits of the microcontroller.
1719*150812a8SEvalZero  */
NVIC_GetPriority(IRQn_Type IRQn)1720*150812a8SEvalZero __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
1721*150812a8SEvalZero {
1722*150812a8SEvalZero 
1723*150812a8SEvalZero   if ((int32_t)(IRQn) < 0)
1724*150812a8SEvalZero   {
1725*150812a8SEvalZero     return(((uint32_t)SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
1726*150812a8SEvalZero   }
1727*150812a8SEvalZero   else
1728*150812a8SEvalZero   {
1729*150812a8SEvalZero     return(((uint32_t)NVIC->IP[((uint32_t)(int32_t)IRQn)]               >> (8U - __NVIC_PRIO_BITS)));
1730*150812a8SEvalZero   }
1731*150812a8SEvalZero }
1732*150812a8SEvalZero 
1733*150812a8SEvalZero 
1734*150812a8SEvalZero /**
1735*150812a8SEvalZero   \brief   Encode Priority
1736*150812a8SEvalZero   \details Encodes the priority for an interrupt with the given priority group,
1737*150812a8SEvalZero            preemptive priority value, and subpriority value.
1738*150812a8SEvalZero            In case of a conflict between priority grouping and available
1739*150812a8SEvalZero            priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
1740*150812a8SEvalZero   \param [in]     PriorityGroup  Used priority group.
1741*150812a8SEvalZero   \param [in]   PreemptPriority  Preemptive priority value (starting from 0).
1742*150812a8SEvalZero   \param [in]       SubPriority  Subpriority value (starting from 0).
1743*150812a8SEvalZero   \return                        Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
1744*150812a8SEvalZero  */
NVIC_EncodePriority(uint32_t PriorityGroup,uint32_t PreemptPriority,uint32_t SubPriority)1745*150812a8SEvalZero __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
1746*150812a8SEvalZero {
1747*150812a8SEvalZero   uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL);   /* only values 0..7 are used          */
1748*150812a8SEvalZero   uint32_t PreemptPriorityBits;
1749*150812a8SEvalZero   uint32_t SubPriorityBits;
1750*150812a8SEvalZero 
1751*150812a8SEvalZero   PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
1752*150812a8SEvalZero   SubPriorityBits     = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
1753*150812a8SEvalZero 
1754*150812a8SEvalZero   return (
1755*150812a8SEvalZero            ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
1756*150812a8SEvalZero            ((SubPriority     & (uint32_t)((1UL << (SubPriorityBits    )) - 1UL)))
1757*150812a8SEvalZero          );
1758*150812a8SEvalZero }
1759*150812a8SEvalZero 
1760*150812a8SEvalZero 
1761*150812a8SEvalZero /**
1762*150812a8SEvalZero   \brief   Decode Priority
1763*150812a8SEvalZero   \details Decodes an interrupt priority value with a given priority group to
1764*150812a8SEvalZero            preemptive priority value and subpriority value.
1765*150812a8SEvalZero            In case of a conflict between priority grouping and available
1766*150812a8SEvalZero            priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
1767*150812a8SEvalZero   \param [in]         Priority   Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
1768*150812a8SEvalZero   \param [in]     PriorityGroup  Used priority group.
1769*150812a8SEvalZero   \param [out] pPreemptPriority  Preemptive priority value (starting from 0).
1770*150812a8SEvalZero   \param [out]     pSubPriority  Subpriority value (starting from 0).
1771*150812a8SEvalZero  */
NVIC_DecodePriority(uint32_t Priority,uint32_t PriorityGroup,uint32_t * const pPreemptPriority,uint32_t * const pSubPriority)1772*150812a8SEvalZero __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
1773*150812a8SEvalZero {
1774*150812a8SEvalZero   uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL);   /* only values 0..7 are used          */
1775*150812a8SEvalZero   uint32_t PreemptPriorityBits;
1776*150812a8SEvalZero   uint32_t SubPriorityBits;
1777*150812a8SEvalZero 
1778*150812a8SEvalZero   PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
1779*150812a8SEvalZero   SubPriorityBits     = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
1780*150812a8SEvalZero 
1781*150812a8SEvalZero   *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
1782*150812a8SEvalZero   *pSubPriority     = (Priority                   ) & (uint32_t)((1UL << (SubPriorityBits    )) - 1UL);
1783*150812a8SEvalZero }
1784*150812a8SEvalZero 
1785*150812a8SEvalZero 
1786*150812a8SEvalZero /**
1787*150812a8SEvalZero   \brief   System Reset
1788*150812a8SEvalZero   \details Initiates a system reset request to reset the MCU.
1789*150812a8SEvalZero  */
NVIC_SystemReset(void)1790*150812a8SEvalZero __STATIC_INLINE void NVIC_SystemReset(void)
1791*150812a8SEvalZero {
1792*150812a8SEvalZero   __DSB();                                                          /* Ensure all outstanding memory accesses included
1793*150812a8SEvalZero                                                                        buffered write are completed before reset */
1794*150812a8SEvalZero   SCB->AIRCR  = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos)    |
1795*150812a8SEvalZero                            (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
1796*150812a8SEvalZero                             SCB_AIRCR_SYSRESETREQ_Msk    );         /* Keep priority group unchanged */
1797*150812a8SEvalZero   __DSB();                                                          /* Ensure completion of memory access */
1798*150812a8SEvalZero 
1799*150812a8SEvalZero   for (;;)                                                           /* wait until reset */
1800*150812a8SEvalZero   {
1801*150812a8SEvalZero     __NOP();
1802*150812a8SEvalZero   }
1803*150812a8SEvalZero }
1804*150812a8SEvalZero 
1805*150812a8SEvalZero /*@} end of CMSIS_Core_NVICFunctions */
1806*150812a8SEvalZero 
1807*150812a8SEvalZero 
1808*150812a8SEvalZero 
1809*150812a8SEvalZero /* ##################################    SysTick function  ############################################ */
1810*150812a8SEvalZero /**
1811*150812a8SEvalZero   \ingroup  CMSIS_Core_FunctionInterface
1812*150812a8SEvalZero   \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
1813*150812a8SEvalZero   \brief    Functions that configure the System.
1814*150812a8SEvalZero   @{
1815*150812a8SEvalZero  */
1816*150812a8SEvalZero 
1817*150812a8SEvalZero #if (__Vendor_SysTickConfig == 0U)
1818*150812a8SEvalZero 
1819*150812a8SEvalZero /**
1820*150812a8SEvalZero   \brief   System Tick Configuration
1821*150812a8SEvalZero   \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
1822*150812a8SEvalZero            Counter is in free running mode to generate periodic interrupts.
1823*150812a8SEvalZero   \param [in]  ticks  Number of ticks between two interrupts.
1824*150812a8SEvalZero   \return          0  Function succeeded.
1825*150812a8SEvalZero   \return          1  Function failed.
1826*150812a8SEvalZero   \note    When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
1827*150812a8SEvalZero            function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
1828*150812a8SEvalZero            must contain a vendor-specific implementation of this function.
1829*150812a8SEvalZero  */
SysTick_Config(uint32_t ticks)1830*150812a8SEvalZero __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
1831*150812a8SEvalZero {
1832*150812a8SEvalZero   if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
1833*150812a8SEvalZero   {
1834*150812a8SEvalZero     return (1UL);                                                   /* Reload value impossible */
1835*150812a8SEvalZero   }
1836*150812a8SEvalZero 
1837*150812a8SEvalZero   SysTick->LOAD  = (uint32_t)(ticks - 1UL);                         /* set reload register */
1838*150812a8SEvalZero   NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
1839*150812a8SEvalZero   SysTick->VAL   = 0UL;                                             /* Load the SysTick Counter Value */
1840*150812a8SEvalZero   SysTick->CTRL  = SysTick_CTRL_CLKSOURCE_Msk |
1841*150812a8SEvalZero                    SysTick_CTRL_TICKINT_Msk   |
1842*150812a8SEvalZero                    SysTick_CTRL_ENABLE_Msk;                         /* Enable SysTick IRQ and SysTick Timer */
1843*150812a8SEvalZero   return (0UL);                                                     /* Function successful */
1844*150812a8SEvalZero }
1845*150812a8SEvalZero 
1846*150812a8SEvalZero #endif
1847*150812a8SEvalZero 
1848*150812a8SEvalZero /*@} end of CMSIS_Core_SysTickFunctions */
1849*150812a8SEvalZero 
1850*150812a8SEvalZero 
1851*150812a8SEvalZero 
1852*150812a8SEvalZero /* ##################################### Debug In/Output function ########################################### */
1853*150812a8SEvalZero /**
1854*150812a8SEvalZero   \ingroup  CMSIS_Core_FunctionInterface
1855*150812a8SEvalZero   \defgroup CMSIS_core_DebugFunctions ITM Functions
1856*150812a8SEvalZero   \brief    Functions that access the ITM debug interface.
1857*150812a8SEvalZero   @{
1858*150812a8SEvalZero  */
1859*150812a8SEvalZero 
1860*150812a8SEvalZero extern volatile int32_t ITM_RxBuffer;                    /*!< External variable to receive characters. */
1861*150812a8SEvalZero #define                 ITM_RXBUFFER_EMPTY   0x5AA55AA5U /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
1862*150812a8SEvalZero 
1863*150812a8SEvalZero 
1864*150812a8SEvalZero /**
1865*150812a8SEvalZero   \brief   ITM Send Character
1866*150812a8SEvalZero   \details Transmits a character via the ITM channel 0, and
1867*150812a8SEvalZero            \li Just returns when no debugger is connected that has booked the output.
1868*150812a8SEvalZero            \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
1869*150812a8SEvalZero   \param [in]     ch  Character to transmit.
1870*150812a8SEvalZero   \returns            Character to transmit.
1871*150812a8SEvalZero  */
ITM_SendChar(uint32_t ch)1872*150812a8SEvalZero __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
1873*150812a8SEvalZero {
1874*150812a8SEvalZero   if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) &&      /* ITM enabled */
1875*150812a8SEvalZero       ((ITM->TER & 1UL               ) != 0UL)   )     /* ITM Port #0 enabled */
1876*150812a8SEvalZero   {
1877*150812a8SEvalZero     while (ITM->PORT[0U].u32 == 0UL)
1878*150812a8SEvalZero     {
1879*150812a8SEvalZero       __NOP();
1880*150812a8SEvalZero     }
1881*150812a8SEvalZero     ITM->PORT[0U].u8 = (uint8_t)ch;
1882*150812a8SEvalZero   }
1883*150812a8SEvalZero   return (ch);
1884*150812a8SEvalZero }
1885*150812a8SEvalZero 
1886*150812a8SEvalZero 
1887*150812a8SEvalZero /**
1888*150812a8SEvalZero   \brief   ITM Receive Character
1889*150812a8SEvalZero   \details Inputs a character via the external variable \ref ITM_RxBuffer.
1890*150812a8SEvalZero   \return             Received character.
1891*150812a8SEvalZero   \return         -1  No character pending.
1892*150812a8SEvalZero  */
ITM_ReceiveChar(void)1893*150812a8SEvalZero __STATIC_INLINE int32_t ITM_ReceiveChar (void)
1894*150812a8SEvalZero {
1895*150812a8SEvalZero   int32_t ch = -1;                           /* no character available */
1896*150812a8SEvalZero 
1897*150812a8SEvalZero   if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY)
1898*150812a8SEvalZero   {
1899*150812a8SEvalZero     ch = ITM_RxBuffer;
1900*150812a8SEvalZero     ITM_RxBuffer = ITM_RXBUFFER_EMPTY;       /* ready for next character */
1901*150812a8SEvalZero   }
1902*150812a8SEvalZero 
1903*150812a8SEvalZero   return (ch);
1904*150812a8SEvalZero }
1905*150812a8SEvalZero 
1906*150812a8SEvalZero 
1907*150812a8SEvalZero /**
1908*150812a8SEvalZero   \brief   ITM Check Character
1909*150812a8SEvalZero   \details Checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
1910*150812a8SEvalZero   \return          0  No character available.
1911*150812a8SEvalZero   \return          1  Character available.
1912*150812a8SEvalZero  */
ITM_CheckChar(void)1913*150812a8SEvalZero __STATIC_INLINE int32_t ITM_CheckChar (void)
1914*150812a8SEvalZero {
1915*150812a8SEvalZero 
1916*150812a8SEvalZero   if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY)
1917*150812a8SEvalZero   {
1918*150812a8SEvalZero     return (0);                              /* no character available */
1919*150812a8SEvalZero   }
1920*150812a8SEvalZero   else
1921*150812a8SEvalZero   {
1922*150812a8SEvalZero     return (1);                              /*    character available */
1923*150812a8SEvalZero   }
1924*150812a8SEvalZero }
1925*150812a8SEvalZero 
1926*150812a8SEvalZero /*@} end of CMSIS_core_DebugFunctions */
1927*150812a8SEvalZero 
1928*150812a8SEvalZero 
1929*150812a8SEvalZero 
1930*150812a8SEvalZero 
1931*150812a8SEvalZero #ifdef __cplusplus
1932*150812a8SEvalZero }
1933*150812a8SEvalZero #endif
1934*150812a8SEvalZero 
1935*150812a8SEvalZero #endif /* __CORE_CM4_H_DEPENDANT */
1936*150812a8SEvalZero 
1937*150812a8SEvalZero #endif /* __CMSIS_GENERIC */
1938