xref: /btstack/port/stm32-f4discovery-cc256x/Drivers/CMSIS/Include/cmsis_iccarm.h (revision 225f4ba4fe806afeda1ee8519bb5f4a8ce540af2)
1*225f4ba4SMatthias Ringwald /**************************************************************************//**
2*225f4ba4SMatthias Ringwald  * @file     cmsis_iccarm.h
3*225f4ba4SMatthias Ringwald  * @brief    CMSIS compiler ICCARM (IAR Compiler for Arm) header file
4*225f4ba4SMatthias Ringwald  * @version  V5.0.7
5*225f4ba4SMatthias Ringwald  * @date     19. June 2018
6*225f4ba4SMatthias Ringwald  ******************************************************************************/
7*225f4ba4SMatthias Ringwald 
8*225f4ba4SMatthias Ringwald //------------------------------------------------------------------------------
9*225f4ba4SMatthias Ringwald //
10*225f4ba4SMatthias Ringwald // Copyright (c) 2017-2018 IAR Systems
11*225f4ba4SMatthias Ringwald //
12*225f4ba4SMatthias Ringwald // Licensed under the Apache License, Version 2.0 (the "License")
13*225f4ba4SMatthias Ringwald // you may not use this file except in compliance with the License.
14*225f4ba4SMatthias Ringwald // You may obtain a copy of the License at
15*225f4ba4SMatthias Ringwald //     http://www.apache.org/licenses/LICENSE-2.0
16*225f4ba4SMatthias Ringwald //
17*225f4ba4SMatthias Ringwald // Unless required by applicable law or agreed to in writing, software
18*225f4ba4SMatthias Ringwald // distributed under the License is distributed on an "AS IS" BASIS,
19*225f4ba4SMatthias Ringwald // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
20*225f4ba4SMatthias Ringwald // See the License for the specific language governing permissions and
21*225f4ba4SMatthias Ringwald // limitations under the License.
22*225f4ba4SMatthias Ringwald //
23*225f4ba4SMatthias Ringwald //------------------------------------------------------------------------------
24*225f4ba4SMatthias Ringwald 
25*225f4ba4SMatthias Ringwald 
26*225f4ba4SMatthias Ringwald #ifndef __CMSIS_ICCARM_H__
27*225f4ba4SMatthias Ringwald #define __CMSIS_ICCARM_H__
28*225f4ba4SMatthias Ringwald 
29*225f4ba4SMatthias Ringwald #ifndef __ICCARM__
30*225f4ba4SMatthias Ringwald   #error This file should only be compiled by ICCARM
31*225f4ba4SMatthias Ringwald #endif
32*225f4ba4SMatthias Ringwald 
33*225f4ba4SMatthias Ringwald #pragma system_include
34*225f4ba4SMatthias Ringwald 
35*225f4ba4SMatthias Ringwald #define __IAR_FT _Pragma("inline=forced") __intrinsic
36*225f4ba4SMatthias Ringwald 
37*225f4ba4SMatthias Ringwald #if (__VER__ >= 8000000)
38*225f4ba4SMatthias Ringwald   #define __ICCARM_V8 1
39*225f4ba4SMatthias Ringwald #else
40*225f4ba4SMatthias Ringwald   #define __ICCARM_V8 0
41*225f4ba4SMatthias Ringwald #endif
42*225f4ba4SMatthias Ringwald 
43*225f4ba4SMatthias Ringwald #ifndef __ALIGNED
44*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
45*225f4ba4SMatthias Ringwald     #define __ALIGNED(x) __attribute__((aligned(x)))
46*225f4ba4SMatthias Ringwald   #elif (__VER__ >= 7080000)
47*225f4ba4SMatthias Ringwald     /* Needs IAR language extensions */
48*225f4ba4SMatthias Ringwald     #define __ALIGNED(x) __attribute__((aligned(x)))
49*225f4ba4SMatthias Ringwald   #else
50*225f4ba4SMatthias Ringwald     #warning No compiler specific solution for __ALIGNED.__ALIGNED is ignored.
51*225f4ba4SMatthias Ringwald     #define __ALIGNED(x)
52*225f4ba4SMatthias Ringwald   #endif
53*225f4ba4SMatthias Ringwald #endif
54*225f4ba4SMatthias Ringwald 
55*225f4ba4SMatthias Ringwald 
56*225f4ba4SMatthias Ringwald /* Define compiler macros for CPU architecture, used in CMSIS 5.
57*225f4ba4SMatthias Ringwald  */
58*225f4ba4SMatthias Ringwald #if __ARM_ARCH_6M__ || __ARM_ARCH_7M__ || __ARM_ARCH_7EM__ || __ARM_ARCH_8M_BASE__ || __ARM_ARCH_8M_MAIN__
59*225f4ba4SMatthias Ringwald /* Macros already defined */
60*225f4ba4SMatthias Ringwald #else
61*225f4ba4SMatthias Ringwald   #if defined(__ARM8M_MAINLINE__) || defined(__ARM8EM_MAINLINE__)
62*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_8M_MAIN__ 1
63*225f4ba4SMatthias Ringwald   #elif defined(__ARM8M_BASELINE__)
64*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_8M_BASE__ 1
65*225f4ba4SMatthias Ringwald   #elif defined(__ARM_ARCH_PROFILE) && __ARM_ARCH_PROFILE == 'M'
66*225f4ba4SMatthias Ringwald     #if __ARM_ARCH == 6
67*225f4ba4SMatthias Ringwald       #define __ARM_ARCH_6M__ 1
68*225f4ba4SMatthias Ringwald     #elif __ARM_ARCH == 7
69*225f4ba4SMatthias Ringwald       #if __ARM_FEATURE_DSP
70*225f4ba4SMatthias Ringwald         #define __ARM_ARCH_7EM__ 1
71*225f4ba4SMatthias Ringwald       #else
72*225f4ba4SMatthias Ringwald         #define __ARM_ARCH_7M__ 1
73*225f4ba4SMatthias Ringwald       #endif
74*225f4ba4SMatthias Ringwald     #endif /* __ARM_ARCH */
75*225f4ba4SMatthias Ringwald   #endif /* __ARM_ARCH_PROFILE == 'M' */
76*225f4ba4SMatthias Ringwald #endif
77*225f4ba4SMatthias Ringwald 
78*225f4ba4SMatthias Ringwald /* Alternativ core deduction for older ICCARM's */
79*225f4ba4SMatthias Ringwald #if !defined(__ARM_ARCH_6M__) && !defined(__ARM_ARCH_7M__) && !defined(__ARM_ARCH_7EM__) && \
80*225f4ba4SMatthias Ringwald     !defined(__ARM_ARCH_8M_BASE__) && !defined(__ARM_ARCH_8M_MAIN__)
81*225f4ba4SMatthias Ringwald   #if defined(__ARM6M__) && (__CORE__ == __ARM6M__)
82*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_6M__ 1
83*225f4ba4SMatthias Ringwald   #elif defined(__ARM7M__) && (__CORE__ == __ARM7M__)
84*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_7M__ 1
85*225f4ba4SMatthias Ringwald   #elif defined(__ARM7EM__) && (__CORE__ == __ARM7EM__)
86*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_7EM__  1
87*225f4ba4SMatthias Ringwald   #elif defined(__ARM8M_BASELINE__) && (__CORE == __ARM8M_BASELINE__)
88*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_8M_BASE__ 1
89*225f4ba4SMatthias Ringwald   #elif defined(__ARM8M_MAINLINE__) && (__CORE == __ARM8M_MAINLINE__)
90*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_8M_MAIN__ 1
91*225f4ba4SMatthias Ringwald   #elif defined(__ARM8EM_MAINLINE__) && (__CORE == __ARM8EM_MAINLINE__)
92*225f4ba4SMatthias Ringwald     #define __ARM_ARCH_8M_MAIN__ 1
93*225f4ba4SMatthias Ringwald   #else
94*225f4ba4SMatthias Ringwald     #error "Unknown target."
95*225f4ba4SMatthias Ringwald   #endif
96*225f4ba4SMatthias Ringwald #endif
97*225f4ba4SMatthias Ringwald 
98*225f4ba4SMatthias Ringwald 
99*225f4ba4SMatthias Ringwald 
100*225f4ba4SMatthias Ringwald #if defined(__ARM_ARCH_6M__) && __ARM_ARCH_6M__==1
101*225f4ba4SMatthias Ringwald   #define __IAR_M0_FAMILY  1
102*225f4ba4SMatthias Ringwald #elif defined(__ARM_ARCH_8M_BASE__) && __ARM_ARCH_8M_BASE__==1
103*225f4ba4SMatthias Ringwald   #define __IAR_M0_FAMILY  1
104*225f4ba4SMatthias Ringwald #else
105*225f4ba4SMatthias Ringwald   #define __IAR_M0_FAMILY  0
106*225f4ba4SMatthias Ringwald #endif
107*225f4ba4SMatthias Ringwald 
108*225f4ba4SMatthias Ringwald 
109*225f4ba4SMatthias Ringwald #ifndef __ASM
110*225f4ba4SMatthias Ringwald   #define __ASM __asm
111*225f4ba4SMatthias Ringwald #endif
112*225f4ba4SMatthias Ringwald 
113*225f4ba4SMatthias Ringwald #ifndef __INLINE
114*225f4ba4SMatthias Ringwald   #define __INLINE inline
115*225f4ba4SMatthias Ringwald #endif
116*225f4ba4SMatthias Ringwald 
117*225f4ba4SMatthias Ringwald #ifndef   __NO_RETURN
118*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
119*225f4ba4SMatthias Ringwald     #define __NO_RETURN __attribute__((__noreturn__))
120*225f4ba4SMatthias Ringwald   #else
121*225f4ba4SMatthias Ringwald     #define __NO_RETURN _Pragma("object_attribute=__noreturn")
122*225f4ba4SMatthias Ringwald   #endif
123*225f4ba4SMatthias Ringwald #endif
124*225f4ba4SMatthias Ringwald 
125*225f4ba4SMatthias Ringwald #ifndef   __PACKED
126*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
127*225f4ba4SMatthias Ringwald     #define __PACKED __attribute__((packed, aligned(1)))
128*225f4ba4SMatthias Ringwald   #else
129*225f4ba4SMatthias Ringwald     /* Needs IAR language extensions */
130*225f4ba4SMatthias Ringwald     #define __PACKED __packed
131*225f4ba4SMatthias Ringwald   #endif
132*225f4ba4SMatthias Ringwald #endif
133*225f4ba4SMatthias Ringwald 
134*225f4ba4SMatthias Ringwald #ifndef   __PACKED_STRUCT
135*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
136*225f4ba4SMatthias Ringwald     #define __PACKED_STRUCT struct __attribute__((packed, aligned(1)))
137*225f4ba4SMatthias Ringwald   #else
138*225f4ba4SMatthias Ringwald     /* Needs IAR language extensions */
139*225f4ba4SMatthias Ringwald     #define __PACKED_STRUCT __packed struct
140*225f4ba4SMatthias Ringwald   #endif
141*225f4ba4SMatthias Ringwald #endif
142*225f4ba4SMatthias Ringwald 
143*225f4ba4SMatthias Ringwald #ifndef   __PACKED_UNION
144*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
145*225f4ba4SMatthias Ringwald     #define __PACKED_UNION union __attribute__((packed, aligned(1)))
146*225f4ba4SMatthias Ringwald   #else
147*225f4ba4SMatthias Ringwald     /* Needs IAR language extensions */
148*225f4ba4SMatthias Ringwald     #define __PACKED_UNION __packed union
149*225f4ba4SMatthias Ringwald   #endif
150*225f4ba4SMatthias Ringwald #endif
151*225f4ba4SMatthias Ringwald 
152*225f4ba4SMatthias Ringwald #ifndef   __RESTRICT
153*225f4ba4SMatthias Ringwald   #define __RESTRICT            __restrict
154*225f4ba4SMatthias Ringwald #endif
155*225f4ba4SMatthias Ringwald 
156*225f4ba4SMatthias Ringwald #ifndef   __STATIC_INLINE
157*225f4ba4SMatthias Ringwald   #define __STATIC_INLINE       static inline
158*225f4ba4SMatthias Ringwald #endif
159*225f4ba4SMatthias Ringwald 
160*225f4ba4SMatthias Ringwald #ifndef   __FORCEINLINE
161*225f4ba4SMatthias Ringwald   #define __FORCEINLINE         _Pragma("inline=forced")
162*225f4ba4SMatthias Ringwald #endif
163*225f4ba4SMatthias Ringwald 
164*225f4ba4SMatthias Ringwald #ifndef   __STATIC_FORCEINLINE
165*225f4ba4SMatthias Ringwald   #define __STATIC_FORCEINLINE  __FORCEINLINE __STATIC_INLINE
166*225f4ba4SMatthias Ringwald #endif
167*225f4ba4SMatthias Ringwald 
168*225f4ba4SMatthias Ringwald #ifndef __UNALIGNED_UINT16_READ
169*225f4ba4SMatthias Ringwald #pragma language=save
170*225f4ba4SMatthias Ringwald #pragma language=extended
__iar_uint16_read(void const * ptr)171*225f4ba4SMatthias Ringwald __IAR_FT uint16_t __iar_uint16_read(void const *ptr)
172*225f4ba4SMatthias Ringwald {
173*225f4ba4SMatthias Ringwald   return *(__packed uint16_t*)(ptr);
174*225f4ba4SMatthias Ringwald }
175*225f4ba4SMatthias Ringwald #pragma language=restore
176*225f4ba4SMatthias Ringwald #define __UNALIGNED_UINT16_READ(PTR) __iar_uint16_read(PTR)
177*225f4ba4SMatthias Ringwald #endif
178*225f4ba4SMatthias Ringwald 
179*225f4ba4SMatthias Ringwald 
180*225f4ba4SMatthias Ringwald #ifndef __UNALIGNED_UINT16_WRITE
181*225f4ba4SMatthias Ringwald #pragma language=save
182*225f4ba4SMatthias Ringwald #pragma language=extended
__iar_uint16_write(void const * ptr,uint16_t val)183*225f4ba4SMatthias Ringwald __IAR_FT void __iar_uint16_write(void const *ptr, uint16_t val)
184*225f4ba4SMatthias Ringwald {
185*225f4ba4SMatthias Ringwald   *(__packed uint16_t*)(ptr) = val;;
186*225f4ba4SMatthias Ringwald }
187*225f4ba4SMatthias Ringwald #pragma language=restore
188*225f4ba4SMatthias Ringwald #define __UNALIGNED_UINT16_WRITE(PTR,VAL) __iar_uint16_write(PTR,VAL)
189*225f4ba4SMatthias Ringwald #endif
190*225f4ba4SMatthias Ringwald 
191*225f4ba4SMatthias Ringwald #ifndef __UNALIGNED_UINT32_READ
192*225f4ba4SMatthias Ringwald #pragma language=save
193*225f4ba4SMatthias Ringwald #pragma language=extended
__iar_uint32_read(void const * ptr)194*225f4ba4SMatthias Ringwald __IAR_FT uint32_t __iar_uint32_read(void const *ptr)
195*225f4ba4SMatthias Ringwald {
196*225f4ba4SMatthias Ringwald   return *(__packed uint32_t*)(ptr);
197*225f4ba4SMatthias Ringwald }
198*225f4ba4SMatthias Ringwald #pragma language=restore
199*225f4ba4SMatthias Ringwald #define __UNALIGNED_UINT32_READ(PTR) __iar_uint32_read(PTR)
200*225f4ba4SMatthias Ringwald #endif
201*225f4ba4SMatthias Ringwald 
202*225f4ba4SMatthias Ringwald #ifndef __UNALIGNED_UINT32_WRITE
203*225f4ba4SMatthias Ringwald #pragma language=save
204*225f4ba4SMatthias Ringwald #pragma language=extended
__iar_uint32_write(void const * ptr,uint32_t val)205*225f4ba4SMatthias Ringwald __IAR_FT void __iar_uint32_write(void const *ptr, uint32_t val)
206*225f4ba4SMatthias Ringwald {
207*225f4ba4SMatthias Ringwald   *(__packed uint32_t*)(ptr) = val;;
208*225f4ba4SMatthias Ringwald }
209*225f4ba4SMatthias Ringwald #pragma language=restore
210*225f4ba4SMatthias Ringwald #define __UNALIGNED_UINT32_WRITE(PTR,VAL) __iar_uint32_write(PTR,VAL)
211*225f4ba4SMatthias Ringwald #endif
212*225f4ba4SMatthias Ringwald 
213*225f4ba4SMatthias Ringwald #ifndef __UNALIGNED_UINT32   /* deprecated */
214*225f4ba4SMatthias Ringwald #pragma language=save
215*225f4ba4SMatthias Ringwald #pragma language=extended
216*225f4ba4SMatthias Ringwald __packed struct  __iar_u32 { uint32_t v; };
217*225f4ba4SMatthias Ringwald #pragma language=restore
218*225f4ba4SMatthias Ringwald #define __UNALIGNED_UINT32(PTR) (((struct __iar_u32 *)(PTR))->v)
219*225f4ba4SMatthias Ringwald #endif
220*225f4ba4SMatthias Ringwald 
221*225f4ba4SMatthias Ringwald #ifndef   __USED
222*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
223*225f4ba4SMatthias Ringwald     #define __USED __attribute__((used))
224*225f4ba4SMatthias Ringwald   #else
225*225f4ba4SMatthias Ringwald     #define __USED _Pragma("__root")
226*225f4ba4SMatthias Ringwald   #endif
227*225f4ba4SMatthias Ringwald #endif
228*225f4ba4SMatthias Ringwald 
229*225f4ba4SMatthias Ringwald #ifndef   __WEAK
230*225f4ba4SMatthias Ringwald   #if __ICCARM_V8
231*225f4ba4SMatthias Ringwald     #define __WEAK __attribute__((weak))
232*225f4ba4SMatthias Ringwald   #else
233*225f4ba4SMatthias Ringwald     #define __WEAK _Pragma("__weak")
234*225f4ba4SMatthias Ringwald   #endif
235*225f4ba4SMatthias Ringwald #endif
236*225f4ba4SMatthias Ringwald 
237*225f4ba4SMatthias Ringwald 
238*225f4ba4SMatthias Ringwald #ifndef __ICCARM_INTRINSICS_VERSION__
239*225f4ba4SMatthias Ringwald   #define __ICCARM_INTRINSICS_VERSION__  0
240*225f4ba4SMatthias Ringwald #endif
241*225f4ba4SMatthias Ringwald 
242*225f4ba4SMatthias Ringwald #if __ICCARM_INTRINSICS_VERSION__ == 2
243*225f4ba4SMatthias Ringwald 
244*225f4ba4SMatthias Ringwald   #if defined(__CLZ)
245*225f4ba4SMatthias Ringwald     #undef __CLZ
246*225f4ba4SMatthias Ringwald   #endif
247*225f4ba4SMatthias Ringwald   #if defined(__REVSH)
248*225f4ba4SMatthias Ringwald     #undef __REVSH
249*225f4ba4SMatthias Ringwald   #endif
250*225f4ba4SMatthias Ringwald   #if defined(__RBIT)
251*225f4ba4SMatthias Ringwald     #undef __RBIT
252*225f4ba4SMatthias Ringwald   #endif
253*225f4ba4SMatthias Ringwald   #if defined(__SSAT)
254*225f4ba4SMatthias Ringwald     #undef __SSAT
255*225f4ba4SMatthias Ringwald   #endif
256*225f4ba4SMatthias Ringwald   #if defined(__USAT)
257*225f4ba4SMatthias Ringwald     #undef __USAT
258*225f4ba4SMatthias Ringwald   #endif
259*225f4ba4SMatthias Ringwald 
260*225f4ba4SMatthias Ringwald   #include "iccarm_builtin.h"
261*225f4ba4SMatthias Ringwald 
262*225f4ba4SMatthias Ringwald   #define __disable_fault_irq __iar_builtin_disable_fiq
263*225f4ba4SMatthias Ringwald   #define __disable_irq       __iar_builtin_disable_interrupt
264*225f4ba4SMatthias Ringwald   #define __enable_fault_irq  __iar_builtin_enable_fiq
265*225f4ba4SMatthias Ringwald   #define __enable_irq        __iar_builtin_enable_interrupt
266*225f4ba4SMatthias Ringwald   #define __arm_rsr           __iar_builtin_rsr
267*225f4ba4SMatthias Ringwald   #define __arm_wsr           __iar_builtin_wsr
268*225f4ba4SMatthias Ringwald 
269*225f4ba4SMatthias Ringwald 
270*225f4ba4SMatthias Ringwald   #define __get_APSR()                (__arm_rsr("APSR"))
271*225f4ba4SMatthias Ringwald   #define __get_BASEPRI()             (__arm_rsr("BASEPRI"))
272*225f4ba4SMatthias Ringwald   #define __get_CONTROL()             (__arm_rsr("CONTROL"))
273*225f4ba4SMatthias Ringwald   #define __get_FAULTMASK()           (__arm_rsr("FAULTMASK"))
274*225f4ba4SMatthias Ringwald 
275*225f4ba4SMatthias Ringwald   #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
276*225f4ba4SMatthias Ringwald        (defined (__FPU_USED   ) && (__FPU_USED    == 1U))     )
277*225f4ba4SMatthias Ringwald     #define __get_FPSCR()             (__arm_rsr("FPSCR"))
278*225f4ba4SMatthias Ringwald     #define __set_FPSCR(VALUE)        (__arm_wsr("FPSCR", (VALUE)))
279*225f4ba4SMatthias Ringwald   #else
280*225f4ba4SMatthias Ringwald     #define __get_FPSCR()             ( 0 )
281*225f4ba4SMatthias Ringwald     #define __set_FPSCR(VALUE)        ((void)VALUE)
282*225f4ba4SMatthias Ringwald   #endif
283*225f4ba4SMatthias Ringwald 
284*225f4ba4SMatthias Ringwald   #define __get_IPSR()                (__arm_rsr("IPSR"))
285*225f4ba4SMatthias Ringwald   #define __get_MSP()                 (__arm_rsr("MSP"))
286*225f4ba4SMatthias Ringwald   #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
287*225f4ba4SMatthias Ringwald        (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
288*225f4ba4SMatthias Ringwald     // without main extensions, the non-secure MSPLIM is RAZ/WI
289*225f4ba4SMatthias Ringwald     #define __get_MSPLIM()            (0U)
290*225f4ba4SMatthias Ringwald   #else
291*225f4ba4SMatthias Ringwald     #define __get_MSPLIM()            (__arm_rsr("MSPLIM"))
292*225f4ba4SMatthias Ringwald   #endif
293*225f4ba4SMatthias Ringwald   #define __get_PRIMASK()             (__arm_rsr("PRIMASK"))
294*225f4ba4SMatthias Ringwald   #define __get_PSP()                 (__arm_rsr("PSP"))
295*225f4ba4SMatthias Ringwald 
296*225f4ba4SMatthias Ringwald   #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
297*225f4ba4SMatthias Ringwald        (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
298*225f4ba4SMatthias Ringwald     // without main extensions, the non-secure PSPLIM is RAZ/WI
299*225f4ba4SMatthias Ringwald     #define __get_PSPLIM()            (0U)
300*225f4ba4SMatthias Ringwald   #else
301*225f4ba4SMatthias Ringwald     #define __get_PSPLIM()            (__arm_rsr("PSPLIM"))
302*225f4ba4SMatthias Ringwald   #endif
303*225f4ba4SMatthias Ringwald 
304*225f4ba4SMatthias Ringwald   #define __get_xPSR()                (__arm_rsr("xPSR"))
305*225f4ba4SMatthias Ringwald 
306*225f4ba4SMatthias Ringwald   #define __set_BASEPRI(VALUE)        (__arm_wsr("BASEPRI", (VALUE)))
307*225f4ba4SMatthias Ringwald   #define __set_BASEPRI_MAX(VALUE)    (__arm_wsr("BASEPRI_MAX", (VALUE)))
308*225f4ba4SMatthias Ringwald   #define __set_CONTROL(VALUE)        (__arm_wsr("CONTROL", (VALUE)))
309*225f4ba4SMatthias Ringwald   #define __set_FAULTMASK(VALUE)      (__arm_wsr("FAULTMASK", (VALUE)))
310*225f4ba4SMatthias Ringwald   #define __set_MSP(VALUE)            (__arm_wsr("MSP", (VALUE)))
311*225f4ba4SMatthias Ringwald 
312*225f4ba4SMatthias Ringwald   #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
313*225f4ba4SMatthias Ringwald        (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
314*225f4ba4SMatthias Ringwald     // without main extensions, the non-secure MSPLIM is RAZ/WI
315*225f4ba4SMatthias Ringwald     #define __set_MSPLIM(VALUE)       ((void)(VALUE))
316*225f4ba4SMatthias Ringwald   #else
317*225f4ba4SMatthias Ringwald     #define __set_MSPLIM(VALUE)       (__arm_wsr("MSPLIM", (VALUE)))
318*225f4ba4SMatthias Ringwald   #endif
319*225f4ba4SMatthias Ringwald   #define __set_PRIMASK(VALUE)        (__arm_wsr("PRIMASK", (VALUE)))
320*225f4ba4SMatthias Ringwald   #define __set_PSP(VALUE)            (__arm_wsr("PSP", (VALUE)))
321*225f4ba4SMatthias Ringwald   #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
322*225f4ba4SMatthias Ringwald        (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
323*225f4ba4SMatthias Ringwald     // without main extensions, the non-secure PSPLIM is RAZ/WI
324*225f4ba4SMatthias Ringwald     #define __set_PSPLIM(VALUE)       ((void)(VALUE))
325*225f4ba4SMatthias Ringwald   #else
326*225f4ba4SMatthias Ringwald     #define __set_PSPLIM(VALUE)       (__arm_wsr("PSPLIM", (VALUE)))
327*225f4ba4SMatthias Ringwald   #endif
328*225f4ba4SMatthias Ringwald 
329*225f4ba4SMatthias Ringwald   #define __TZ_get_CONTROL_NS()       (__arm_rsr("CONTROL_NS"))
330*225f4ba4SMatthias Ringwald   #define __TZ_set_CONTROL_NS(VALUE)  (__arm_wsr("CONTROL_NS", (VALUE)))
331*225f4ba4SMatthias Ringwald   #define __TZ_get_PSP_NS()           (__arm_rsr("PSP_NS"))
332*225f4ba4SMatthias Ringwald   #define __TZ_set_PSP_NS(VALUE)      (__arm_wsr("PSP_NS", (VALUE)))
333*225f4ba4SMatthias Ringwald   #define __TZ_get_MSP_NS()           (__arm_rsr("MSP_NS"))
334*225f4ba4SMatthias Ringwald   #define __TZ_set_MSP_NS(VALUE)      (__arm_wsr("MSP_NS", (VALUE)))
335*225f4ba4SMatthias Ringwald   #define __TZ_get_SP_NS()            (__arm_rsr("SP_NS"))
336*225f4ba4SMatthias Ringwald   #define __TZ_set_SP_NS(VALUE)       (__arm_wsr("SP_NS", (VALUE)))
337*225f4ba4SMatthias Ringwald   #define __TZ_get_PRIMASK_NS()       (__arm_rsr("PRIMASK_NS"))
338*225f4ba4SMatthias Ringwald   #define __TZ_set_PRIMASK_NS(VALUE)  (__arm_wsr("PRIMASK_NS", (VALUE)))
339*225f4ba4SMatthias Ringwald   #define __TZ_get_BASEPRI_NS()       (__arm_rsr("BASEPRI_NS"))
340*225f4ba4SMatthias Ringwald   #define __TZ_set_BASEPRI_NS(VALUE)  (__arm_wsr("BASEPRI_NS", (VALUE)))
341*225f4ba4SMatthias Ringwald   #define __TZ_get_FAULTMASK_NS()     (__arm_rsr("FAULTMASK_NS"))
342*225f4ba4SMatthias Ringwald   #define __TZ_set_FAULTMASK_NS(VALUE)(__arm_wsr("FAULTMASK_NS", (VALUE)))
343*225f4ba4SMatthias Ringwald 
344*225f4ba4SMatthias Ringwald   #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
345*225f4ba4SMatthias Ringwald        (!defined (__ARM_FEATURE_CMSE) || (__ARM_FEATURE_CMSE < 3)))
346*225f4ba4SMatthias Ringwald     // without main extensions, the non-secure PSPLIM is RAZ/WI
347*225f4ba4SMatthias Ringwald     #define __TZ_get_PSPLIM_NS()      (0U)
348*225f4ba4SMatthias Ringwald     #define __TZ_set_PSPLIM_NS(VALUE) ((void)(VALUE))
349*225f4ba4SMatthias Ringwald   #else
350*225f4ba4SMatthias Ringwald     #define __TZ_get_PSPLIM_NS()      (__arm_rsr("PSPLIM_NS"))
351*225f4ba4SMatthias Ringwald     #define __TZ_set_PSPLIM_NS(VALUE) (__arm_wsr("PSPLIM_NS", (VALUE)))
352*225f4ba4SMatthias Ringwald   #endif
353*225f4ba4SMatthias Ringwald 
354*225f4ba4SMatthias Ringwald   #define __TZ_get_MSPLIM_NS()        (__arm_rsr("MSPLIM_NS"))
355*225f4ba4SMatthias Ringwald   #define __TZ_set_MSPLIM_NS(VALUE)   (__arm_wsr("MSPLIM_NS", (VALUE)))
356*225f4ba4SMatthias Ringwald 
357*225f4ba4SMatthias Ringwald   #define __NOP     __iar_builtin_no_operation
358*225f4ba4SMatthias Ringwald 
359*225f4ba4SMatthias Ringwald   #define __CLZ     __iar_builtin_CLZ
360*225f4ba4SMatthias Ringwald   #define __CLREX   __iar_builtin_CLREX
361*225f4ba4SMatthias Ringwald 
362*225f4ba4SMatthias Ringwald   #define __DMB     __iar_builtin_DMB
363*225f4ba4SMatthias Ringwald   #define __DSB     __iar_builtin_DSB
364*225f4ba4SMatthias Ringwald   #define __ISB     __iar_builtin_ISB
365*225f4ba4SMatthias Ringwald 
366*225f4ba4SMatthias Ringwald   #define __LDREXB  __iar_builtin_LDREXB
367*225f4ba4SMatthias Ringwald   #define __LDREXH  __iar_builtin_LDREXH
368*225f4ba4SMatthias Ringwald   #define __LDREXW  __iar_builtin_LDREX
369*225f4ba4SMatthias Ringwald 
370*225f4ba4SMatthias Ringwald   #define __RBIT    __iar_builtin_RBIT
371*225f4ba4SMatthias Ringwald   #define __REV     __iar_builtin_REV
372*225f4ba4SMatthias Ringwald   #define __REV16   __iar_builtin_REV16
373*225f4ba4SMatthias Ringwald 
__REVSH(int16_t val)374*225f4ba4SMatthias Ringwald   __IAR_FT int16_t __REVSH(int16_t val)
375*225f4ba4SMatthias Ringwald   {
376*225f4ba4SMatthias Ringwald     return (int16_t) __iar_builtin_REVSH(val);
377*225f4ba4SMatthias Ringwald   }
378*225f4ba4SMatthias Ringwald 
379*225f4ba4SMatthias Ringwald   #define __ROR     __iar_builtin_ROR
380*225f4ba4SMatthias Ringwald   #define __RRX     __iar_builtin_RRX
381*225f4ba4SMatthias Ringwald 
382*225f4ba4SMatthias Ringwald   #define __SEV     __iar_builtin_SEV
383*225f4ba4SMatthias Ringwald 
384*225f4ba4SMatthias Ringwald   #if !__IAR_M0_FAMILY
385*225f4ba4SMatthias Ringwald     #define __SSAT    __iar_builtin_SSAT
386*225f4ba4SMatthias Ringwald   #endif
387*225f4ba4SMatthias Ringwald 
388*225f4ba4SMatthias Ringwald   #define __STREXB  __iar_builtin_STREXB
389*225f4ba4SMatthias Ringwald   #define __STREXH  __iar_builtin_STREXH
390*225f4ba4SMatthias Ringwald   #define __STREXW  __iar_builtin_STREX
391*225f4ba4SMatthias Ringwald 
392*225f4ba4SMatthias Ringwald   #if !__IAR_M0_FAMILY
393*225f4ba4SMatthias Ringwald     #define __USAT    __iar_builtin_USAT
394*225f4ba4SMatthias Ringwald   #endif
395*225f4ba4SMatthias Ringwald 
396*225f4ba4SMatthias Ringwald   #define __WFE     __iar_builtin_WFE
397*225f4ba4SMatthias Ringwald   #define __WFI     __iar_builtin_WFI
398*225f4ba4SMatthias Ringwald 
399*225f4ba4SMatthias Ringwald   #if __ARM_MEDIA__
400*225f4ba4SMatthias Ringwald     #define __SADD8   __iar_builtin_SADD8
401*225f4ba4SMatthias Ringwald     #define __QADD8   __iar_builtin_QADD8
402*225f4ba4SMatthias Ringwald     #define __SHADD8  __iar_builtin_SHADD8
403*225f4ba4SMatthias Ringwald     #define __UADD8   __iar_builtin_UADD8
404*225f4ba4SMatthias Ringwald     #define __UQADD8  __iar_builtin_UQADD8
405*225f4ba4SMatthias Ringwald     #define __UHADD8  __iar_builtin_UHADD8
406*225f4ba4SMatthias Ringwald     #define __SSUB8   __iar_builtin_SSUB8
407*225f4ba4SMatthias Ringwald     #define __QSUB8   __iar_builtin_QSUB8
408*225f4ba4SMatthias Ringwald     #define __SHSUB8  __iar_builtin_SHSUB8
409*225f4ba4SMatthias Ringwald     #define __USUB8   __iar_builtin_USUB8
410*225f4ba4SMatthias Ringwald     #define __UQSUB8  __iar_builtin_UQSUB8
411*225f4ba4SMatthias Ringwald     #define __UHSUB8  __iar_builtin_UHSUB8
412*225f4ba4SMatthias Ringwald     #define __SADD16  __iar_builtin_SADD16
413*225f4ba4SMatthias Ringwald     #define __QADD16  __iar_builtin_QADD16
414*225f4ba4SMatthias Ringwald     #define __SHADD16 __iar_builtin_SHADD16
415*225f4ba4SMatthias Ringwald     #define __UADD16  __iar_builtin_UADD16
416*225f4ba4SMatthias Ringwald     #define __UQADD16 __iar_builtin_UQADD16
417*225f4ba4SMatthias Ringwald     #define __UHADD16 __iar_builtin_UHADD16
418*225f4ba4SMatthias Ringwald     #define __SSUB16  __iar_builtin_SSUB16
419*225f4ba4SMatthias Ringwald     #define __QSUB16  __iar_builtin_QSUB16
420*225f4ba4SMatthias Ringwald     #define __SHSUB16 __iar_builtin_SHSUB16
421*225f4ba4SMatthias Ringwald     #define __USUB16  __iar_builtin_USUB16
422*225f4ba4SMatthias Ringwald     #define __UQSUB16 __iar_builtin_UQSUB16
423*225f4ba4SMatthias Ringwald     #define __UHSUB16 __iar_builtin_UHSUB16
424*225f4ba4SMatthias Ringwald     #define __SASX    __iar_builtin_SASX
425*225f4ba4SMatthias Ringwald     #define __QASX    __iar_builtin_QASX
426*225f4ba4SMatthias Ringwald     #define __SHASX   __iar_builtin_SHASX
427*225f4ba4SMatthias Ringwald     #define __UASX    __iar_builtin_UASX
428*225f4ba4SMatthias Ringwald     #define __UQASX   __iar_builtin_UQASX
429*225f4ba4SMatthias Ringwald     #define __UHASX   __iar_builtin_UHASX
430*225f4ba4SMatthias Ringwald     #define __SSAX    __iar_builtin_SSAX
431*225f4ba4SMatthias Ringwald     #define __QSAX    __iar_builtin_QSAX
432*225f4ba4SMatthias Ringwald     #define __SHSAX   __iar_builtin_SHSAX
433*225f4ba4SMatthias Ringwald     #define __USAX    __iar_builtin_USAX
434*225f4ba4SMatthias Ringwald     #define __UQSAX   __iar_builtin_UQSAX
435*225f4ba4SMatthias Ringwald     #define __UHSAX   __iar_builtin_UHSAX
436*225f4ba4SMatthias Ringwald     #define __USAD8   __iar_builtin_USAD8
437*225f4ba4SMatthias Ringwald     #define __USADA8  __iar_builtin_USADA8
438*225f4ba4SMatthias Ringwald     #define __SSAT16  __iar_builtin_SSAT16
439*225f4ba4SMatthias Ringwald     #define __USAT16  __iar_builtin_USAT16
440*225f4ba4SMatthias Ringwald     #define __UXTB16  __iar_builtin_UXTB16
441*225f4ba4SMatthias Ringwald     #define __UXTAB16 __iar_builtin_UXTAB16
442*225f4ba4SMatthias Ringwald     #define __SXTB16  __iar_builtin_SXTB16
443*225f4ba4SMatthias Ringwald     #define __SXTAB16 __iar_builtin_SXTAB16
444*225f4ba4SMatthias Ringwald     #define __SMUAD   __iar_builtin_SMUAD
445*225f4ba4SMatthias Ringwald     #define __SMUADX  __iar_builtin_SMUADX
446*225f4ba4SMatthias Ringwald     #define __SMMLA   __iar_builtin_SMMLA
447*225f4ba4SMatthias Ringwald     #define __SMLAD   __iar_builtin_SMLAD
448*225f4ba4SMatthias Ringwald     #define __SMLADX  __iar_builtin_SMLADX
449*225f4ba4SMatthias Ringwald     #define __SMLALD  __iar_builtin_SMLALD
450*225f4ba4SMatthias Ringwald     #define __SMLALDX __iar_builtin_SMLALDX
451*225f4ba4SMatthias Ringwald     #define __SMUSD   __iar_builtin_SMUSD
452*225f4ba4SMatthias Ringwald     #define __SMUSDX  __iar_builtin_SMUSDX
453*225f4ba4SMatthias Ringwald     #define __SMLSD   __iar_builtin_SMLSD
454*225f4ba4SMatthias Ringwald     #define __SMLSDX  __iar_builtin_SMLSDX
455*225f4ba4SMatthias Ringwald     #define __SMLSLD  __iar_builtin_SMLSLD
456*225f4ba4SMatthias Ringwald     #define __SMLSLDX __iar_builtin_SMLSLDX
457*225f4ba4SMatthias Ringwald     #define __SEL     __iar_builtin_SEL
458*225f4ba4SMatthias Ringwald     #define __QADD    __iar_builtin_QADD
459*225f4ba4SMatthias Ringwald     #define __QSUB    __iar_builtin_QSUB
460*225f4ba4SMatthias Ringwald     #define __PKHBT   __iar_builtin_PKHBT
461*225f4ba4SMatthias Ringwald     #define __PKHTB   __iar_builtin_PKHTB
462*225f4ba4SMatthias Ringwald   #endif
463*225f4ba4SMatthias Ringwald 
464*225f4ba4SMatthias Ringwald #else /* __ICCARM_INTRINSICS_VERSION__ == 2 */
465*225f4ba4SMatthias Ringwald 
466*225f4ba4SMatthias Ringwald   #if __IAR_M0_FAMILY
467*225f4ba4SMatthias Ringwald    /* Avoid clash between intrinsics.h and arm_math.h when compiling for Cortex-M0. */
468*225f4ba4SMatthias Ringwald     #define __CLZ  __cmsis_iar_clz_not_active
469*225f4ba4SMatthias Ringwald     #define __SSAT __cmsis_iar_ssat_not_active
470*225f4ba4SMatthias Ringwald     #define __USAT __cmsis_iar_usat_not_active
471*225f4ba4SMatthias Ringwald     #define __RBIT __cmsis_iar_rbit_not_active
472*225f4ba4SMatthias Ringwald     #define __get_APSR  __cmsis_iar_get_APSR_not_active
473*225f4ba4SMatthias Ringwald   #endif
474*225f4ba4SMatthias Ringwald 
475*225f4ba4SMatthias Ringwald 
476*225f4ba4SMatthias Ringwald   #if (!((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
477*225f4ba4SMatthias Ringwald          (defined (__FPU_USED   ) && (__FPU_USED    == 1U))     ))
478*225f4ba4SMatthias Ringwald     #define __get_FPSCR __cmsis_iar_get_FPSR_not_active
479*225f4ba4SMatthias Ringwald     #define __set_FPSCR __cmsis_iar_set_FPSR_not_active
480*225f4ba4SMatthias Ringwald   #endif
481*225f4ba4SMatthias Ringwald 
482*225f4ba4SMatthias Ringwald   #ifdef __INTRINSICS_INCLUDED
483*225f4ba4SMatthias Ringwald   #error intrinsics.h is already included previously!
484*225f4ba4SMatthias Ringwald   #endif
485*225f4ba4SMatthias Ringwald 
486*225f4ba4SMatthias Ringwald   #include <intrinsics.h>
487*225f4ba4SMatthias Ringwald 
488*225f4ba4SMatthias Ringwald   #if __IAR_M0_FAMILY
489*225f4ba4SMatthias Ringwald    /* Avoid clash between intrinsics.h and arm_math.h when compiling for Cortex-M0. */
490*225f4ba4SMatthias Ringwald     #undef __CLZ
491*225f4ba4SMatthias Ringwald     #undef __SSAT
492*225f4ba4SMatthias Ringwald     #undef __USAT
493*225f4ba4SMatthias Ringwald     #undef __RBIT
494*225f4ba4SMatthias Ringwald     #undef __get_APSR
495*225f4ba4SMatthias Ringwald 
__CLZ(uint32_t data)496*225f4ba4SMatthias Ringwald     __STATIC_INLINE uint8_t __CLZ(uint32_t data)
497*225f4ba4SMatthias Ringwald     {
498*225f4ba4SMatthias Ringwald       if (data == 0U) { return 32U; }
499*225f4ba4SMatthias Ringwald 
500*225f4ba4SMatthias Ringwald       uint32_t count = 0U;
501*225f4ba4SMatthias Ringwald       uint32_t mask = 0x80000000U;
502*225f4ba4SMatthias Ringwald 
503*225f4ba4SMatthias Ringwald       while ((data & mask) == 0U)
504*225f4ba4SMatthias Ringwald       {
505*225f4ba4SMatthias Ringwald         count += 1U;
506*225f4ba4SMatthias Ringwald         mask = mask >> 1U;
507*225f4ba4SMatthias Ringwald       }
508*225f4ba4SMatthias Ringwald       return count;
509*225f4ba4SMatthias Ringwald     }
510*225f4ba4SMatthias Ringwald 
__RBIT(uint32_t v)511*225f4ba4SMatthias Ringwald     __STATIC_INLINE uint32_t __RBIT(uint32_t v)
512*225f4ba4SMatthias Ringwald     {
513*225f4ba4SMatthias Ringwald       uint8_t sc = 31U;
514*225f4ba4SMatthias Ringwald       uint32_t r = v;
515*225f4ba4SMatthias Ringwald       for (v >>= 1U; v; v >>= 1U)
516*225f4ba4SMatthias Ringwald       {
517*225f4ba4SMatthias Ringwald         r <<= 1U;
518*225f4ba4SMatthias Ringwald         r |= v & 1U;
519*225f4ba4SMatthias Ringwald         sc--;
520*225f4ba4SMatthias Ringwald       }
521*225f4ba4SMatthias Ringwald       return (r << sc);
522*225f4ba4SMatthias Ringwald     }
523*225f4ba4SMatthias Ringwald 
__get_APSR(void)524*225f4ba4SMatthias Ringwald     __STATIC_INLINE  uint32_t __get_APSR(void)
525*225f4ba4SMatthias Ringwald     {
526*225f4ba4SMatthias Ringwald       uint32_t res;
527*225f4ba4SMatthias Ringwald       __asm("MRS      %0,APSR" : "=r" (res));
528*225f4ba4SMatthias Ringwald       return res;
529*225f4ba4SMatthias Ringwald     }
530*225f4ba4SMatthias Ringwald 
531*225f4ba4SMatthias Ringwald   #endif
532*225f4ba4SMatthias Ringwald 
533*225f4ba4SMatthias Ringwald   #if (!((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
534*225f4ba4SMatthias Ringwald          (defined (__FPU_USED   ) && (__FPU_USED    == 1U))     ))
535*225f4ba4SMatthias Ringwald     #undef __get_FPSCR
536*225f4ba4SMatthias Ringwald     #undef __set_FPSCR
537*225f4ba4SMatthias Ringwald     #define __get_FPSCR()       (0)
538*225f4ba4SMatthias Ringwald     #define __set_FPSCR(VALUE)  ((void)VALUE)
539*225f4ba4SMatthias Ringwald   #endif
540*225f4ba4SMatthias Ringwald 
541*225f4ba4SMatthias Ringwald   #pragma diag_suppress=Pe940
542*225f4ba4SMatthias Ringwald   #pragma diag_suppress=Pe177
543*225f4ba4SMatthias Ringwald 
544*225f4ba4SMatthias Ringwald   #define __enable_irq    __enable_interrupt
545*225f4ba4SMatthias Ringwald   #define __disable_irq   __disable_interrupt
546*225f4ba4SMatthias Ringwald   #define __NOP           __no_operation
547*225f4ba4SMatthias Ringwald 
548*225f4ba4SMatthias Ringwald   #define __get_xPSR      __get_PSR
549*225f4ba4SMatthias Ringwald 
550*225f4ba4SMatthias Ringwald   #if (!defined(__ARM_ARCH_6M__) || __ARM_ARCH_6M__==0)
551*225f4ba4SMatthias Ringwald 
__LDREXW(uint32_t volatile * ptr)552*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t __LDREXW(uint32_t volatile *ptr)
553*225f4ba4SMatthias Ringwald     {
554*225f4ba4SMatthias Ringwald       return __LDREX((unsigned long *)ptr);
555*225f4ba4SMatthias Ringwald     }
556*225f4ba4SMatthias Ringwald 
__STREXW(uint32_t value,uint32_t volatile * ptr)557*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t __STREXW(uint32_t value, uint32_t volatile *ptr)
558*225f4ba4SMatthias Ringwald     {
559*225f4ba4SMatthias Ringwald       return __STREX(value, (unsigned long *)ptr);
560*225f4ba4SMatthias Ringwald     }
561*225f4ba4SMatthias Ringwald   #endif
562*225f4ba4SMatthias Ringwald 
563*225f4ba4SMatthias Ringwald 
564*225f4ba4SMatthias Ringwald   /* __CORTEX_M is defined in core_cm0.h, core_cm3.h and core_cm4.h. */
565*225f4ba4SMatthias Ringwald   #if (__CORTEX_M >= 0x03)
566*225f4ba4SMatthias Ringwald 
__RRX(uint32_t value)567*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t __RRX(uint32_t value)
568*225f4ba4SMatthias Ringwald     {
569*225f4ba4SMatthias Ringwald       uint32_t result;
570*225f4ba4SMatthias Ringwald       __ASM("RRX      %0, %1" : "=r"(result) : "r" (value) : "cc");
571*225f4ba4SMatthias Ringwald       return(result);
572*225f4ba4SMatthias Ringwald     }
573*225f4ba4SMatthias Ringwald 
__set_BASEPRI_MAX(uint32_t value)574*225f4ba4SMatthias Ringwald     __IAR_FT void __set_BASEPRI_MAX(uint32_t value)
575*225f4ba4SMatthias Ringwald     {
576*225f4ba4SMatthias Ringwald       __asm volatile("MSR      BASEPRI_MAX,%0"::"r" (value));
577*225f4ba4SMatthias Ringwald     }
578*225f4ba4SMatthias Ringwald 
579*225f4ba4SMatthias Ringwald 
580*225f4ba4SMatthias Ringwald     #define __enable_fault_irq  __enable_fiq
581*225f4ba4SMatthias Ringwald     #define __disable_fault_irq __disable_fiq
582*225f4ba4SMatthias Ringwald 
583*225f4ba4SMatthias Ringwald 
584*225f4ba4SMatthias Ringwald   #endif /* (__CORTEX_M >= 0x03) */
585*225f4ba4SMatthias Ringwald 
__ROR(uint32_t op1,uint32_t op2)586*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __ROR(uint32_t op1, uint32_t op2)
587*225f4ba4SMatthias Ringwald   {
588*225f4ba4SMatthias Ringwald     return (op1 >> op2) | (op1 << ((sizeof(op1)*8)-op2));
589*225f4ba4SMatthias Ringwald   }
590*225f4ba4SMatthias Ringwald 
591*225f4ba4SMatthias Ringwald   #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
592*225f4ba4SMatthias Ringwald        (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1))    )
593*225f4ba4SMatthias Ringwald 
__get_MSPLIM(void)594*225f4ba4SMatthias Ringwald    __IAR_FT uint32_t __get_MSPLIM(void)
595*225f4ba4SMatthias Ringwald     {
596*225f4ba4SMatthias Ringwald       uint32_t res;
597*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
598*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
599*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure MSPLIM is RAZ/WI
600*225f4ba4SMatthias Ringwald       res = 0U;
601*225f4ba4SMatthias Ringwald     #else
602*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,MSPLIM" : "=r" (res));
603*225f4ba4SMatthias Ringwald     #endif
604*225f4ba4SMatthias Ringwald       return res;
605*225f4ba4SMatthias Ringwald     }
606*225f4ba4SMatthias Ringwald 
__set_MSPLIM(uint32_t value)607*225f4ba4SMatthias Ringwald     __IAR_FT void   __set_MSPLIM(uint32_t value)
608*225f4ba4SMatthias Ringwald     {
609*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
610*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
611*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure MSPLIM is RAZ/WI
612*225f4ba4SMatthias Ringwald       (void)value;
613*225f4ba4SMatthias Ringwald     #else
614*225f4ba4SMatthias Ringwald       __asm volatile("MSR      MSPLIM,%0" :: "r" (value));
615*225f4ba4SMatthias Ringwald     #endif
616*225f4ba4SMatthias Ringwald     }
617*225f4ba4SMatthias Ringwald 
__get_PSPLIM(void)618*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t __get_PSPLIM(void)
619*225f4ba4SMatthias Ringwald     {
620*225f4ba4SMatthias Ringwald       uint32_t res;
621*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
622*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
623*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure PSPLIM is RAZ/WI
624*225f4ba4SMatthias Ringwald       res = 0U;
625*225f4ba4SMatthias Ringwald     #else
626*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,PSPLIM" : "=r" (res));
627*225f4ba4SMatthias Ringwald     #endif
628*225f4ba4SMatthias Ringwald       return res;
629*225f4ba4SMatthias Ringwald     }
630*225f4ba4SMatthias Ringwald 
__set_PSPLIM(uint32_t value)631*225f4ba4SMatthias Ringwald     __IAR_FT void   __set_PSPLIM(uint32_t value)
632*225f4ba4SMatthias Ringwald     {
633*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
634*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
635*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure PSPLIM is RAZ/WI
636*225f4ba4SMatthias Ringwald       (void)value;
637*225f4ba4SMatthias Ringwald     #else
638*225f4ba4SMatthias Ringwald       __asm volatile("MSR      PSPLIM,%0" :: "r" (value));
639*225f4ba4SMatthias Ringwald     #endif
640*225f4ba4SMatthias Ringwald     }
641*225f4ba4SMatthias Ringwald 
__TZ_get_CONTROL_NS(void)642*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t __TZ_get_CONTROL_NS(void)
643*225f4ba4SMatthias Ringwald     {
644*225f4ba4SMatthias Ringwald       uint32_t res;
645*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,CONTROL_NS" : "=r" (res));
646*225f4ba4SMatthias Ringwald       return res;
647*225f4ba4SMatthias Ringwald     }
648*225f4ba4SMatthias Ringwald 
__TZ_set_CONTROL_NS(uint32_t value)649*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_CONTROL_NS(uint32_t value)
650*225f4ba4SMatthias Ringwald     {
651*225f4ba4SMatthias Ringwald       __asm volatile("MSR      CONTROL_NS,%0" :: "r" (value));
652*225f4ba4SMatthias Ringwald     }
653*225f4ba4SMatthias Ringwald 
__TZ_get_PSP_NS(void)654*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_PSP_NS(void)
655*225f4ba4SMatthias Ringwald     {
656*225f4ba4SMatthias Ringwald       uint32_t res;
657*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,PSP_NS" : "=r" (res));
658*225f4ba4SMatthias Ringwald       return res;
659*225f4ba4SMatthias Ringwald     }
660*225f4ba4SMatthias Ringwald 
__TZ_set_PSP_NS(uint32_t value)661*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_PSP_NS(uint32_t value)
662*225f4ba4SMatthias Ringwald     {
663*225f4ba4SMatthias Ringwald       __asm volatile("MSR      PSP_NS,%0" :: "r" (value));
664*225f4ba4SMatthias Ringwald     }
665*225f4ba4SMatthias Ringwald 
__TZ_get_MSP_NS(void)666*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_MSP_NS(void)
667*225f4ba4SMatthias Ringwald     {
668*225f4ba4SMatthias Ringwald       uint32_t res;
669*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,MSP_NS" : "=r" (res));
670*225f4ba4SMatthias Ringwald       return res;
671*225f4ba4SMatthias Ringwald     }
672*225f4ba4SMatthias Ringwald 
__TZ_set_MSP_NS(uint32_t value)673*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_MSP_NS(uint32_t value)
674*225f4ba4SMatthias Ringwald     {
675*225f4ba4SMatthias Ringwald       __asm volatile("MSR      MSP_NS,%0" :: "r" (value));
676*225f4ba4SMatthias Ringwald     }
677*225f4ba4SMatthias Ringwald 
__TZ_get_SP_NS(void)678*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_SP_NS(void)
679*225f4ba4SMatthias Ringwald     {
680*225f4ba4SMatthias Ringwald       uint32_t res;
681*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,SP_NS" : "=r" (res));
682*225f4ba4SMatthias Ringwald       return res;
683*225f4ba4SMatthias Ringwald     }
__TZ_set_SP_NS(uint32_t value)684*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_SP_NS(uint32_t value)
685*225f4ba4SMatthias Ringwald     {
686*225f4ba4SMatthias Ringwald       __asm volatile("MSR      SP_NS,%0" :: "r" (value));
687*225f4ba4SMatthias Ringwald     }
688*225f4ba4SMatthias Ringwald 
__TZ_get_PRIMASK_NS(void)689*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_PRIMASK_NS(void)
690*225f4ba4SMatthias Ringwald     {
691*225f4ba4SMatthias Ringwald       uint32_t res;
692*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,PRIMASK_NS" : "=r" (res));
693*225f4ba4SMatthias Ringwald       return res;
694*225f4ba4SMatthias Ringwald     }
695*225f4ba4SMatthias Ringwald 
__TZ_set_PRIMASK_NS(uint32_t value)696*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_PRIMASK_NS(uint32_t value)
697*225f4ba4SMatthias Ringwald     {
698*225f4ba4SMatthias Ringwald       __asm volatile("MSR      PRIMASK_NS,%0" :: "r" (value));
699*225f4ba4SMatthias Ringwald     }
700*225f4ba4SMatthias Ringwald 
__TZ_get_BASEPRI_NS(void)701*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_BASEPRI_NS(void)
702*225f4ba4SMatthias Ringwald     {
703*225f4ba4SMatthias Ringwald       uint32_t res;
704*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,BASEPRI_NS" : "=r" (res));
705*225f4ba4SMatthias Ringwald       return res;
706*225f4ba4SMatthias Ringwald     }
707*225f4ba4SMatthias Ringwald 
__TZ_set_BASEPRI_NS(uint32_t value)708*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_BASEPRI_NS(uint32_t value)
709*225f4ba4SMatthias Ringwald     {
710*225f4ba4SMatthias Ringwald       __asm volatile("MSR      BASEPRI_NS,%0" :: "r" (value));
711*225f4ba4SMatthias Ringwald     }
712*225f4ba4SMatthias Ringwald 
__TZ_get_FAULTMASK_NS(void)713*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_FAULTMASK_NS(void)
714*225f4ba4SMatthias Ringwald     {
715*225f4ba4SMatthias Ringwald       uint32_t res;
716*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,FAULTMASK_NS" : "=r" (res));
717*225f4ba4SMatthias Ringwald       return res;
718*225f4ba4SMatthias Ringwald     }
719*225f4ba4SMatthias Ringwald 
__TZ_set_FAULTMASK_NS(uint32_t value)720*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_FAULTMASK_NS(uint32_t value)
721*225f4ba4SMatthias Ringwald     {
722*225f4ba4SMatthias Ringwald       __asm volatile("MSR      FAULTMASK_NS,%0" :: "r" (value));
723*225f4ba4SMatthias Ringwald     }
724*225f4ba4SMatthias Ringwald 
__TZ_get_PSPLIM_NS(void)725*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_PSPLIM_NS(void)
726*225f4ba4SMatthias Ringwald     {
727*225f4ba4SMatthias Ringwald       uint32_t res;
728*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
729*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
730*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure PSPLIM is RAZ/WI
731*225f4ba4SMatthias Ringwald       res = 0U;
732*225f4ba4SMatthias Ringwald     #else
733*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,PSPLIM_NS" : "=r" (res));
734*225f4ba4SMatthias Ringwald     #endif
735*225f4ba4SMatthias Ringwald       return res;
736*225f4ba4SMatthias Ringwald     }
737*225f4ba4SMatthias Ringwald 
__TZ_set_PSPLIM_NS(uint32_t value)738*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_PSPLIM_NS(uint32_t value)
739*225f4ba4SMatthias Ringwald     {
740*225f4ba4SMatthias Ringwald     #if (!(defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) && \
741*225f4ba4SMatthias Ringwald          (!defined (__ARM_FEATURE_CMSE  ) || (__ARM_FEATURE_CMSE   < 3)))
742*225f4ba4SMatthias Ringwald       // without main extensions, the non-secure PSPLIM is RAZ/WI
743*225f4ba4SMatthias Ringwald       (void)value;
744*225f4ba4SMatthias Ringwald     #else
745*225f4ba4SMatthias Ringwald       __asm volatile("MSR      PSPLIM_NS,%0" :: "r" (value));
746*225f4ba4SMatthias Ringwald     #endif
747*225f4ba4SMatthias Ringwald     }
748*225f4ba4SMatthias Ringwald 
__TZ_get_MSPLIM_NS(void)749*225f4ba4SMatthias Ringwald     __IAR_FT uint32_t   __TZ_get_MSPLIM_NS(void)
750*225f4ba4SMatthias Ringwald     {
751*225f4ba4SMatthias Ringwald       uint32_t res;
752*225f4ba4SMatthias Ringwald       __asm volatile("MRS      %0,MSPLIM_NS" : "=r" (res));
753*225f4ba4SMatthias Ringwald       return res;
754*225f4ba4SMatthias Ringwald     }
755*225f4ba4SMatthias Ringwald 
__TZ_set_MSPLIM_NS(uint32_t value)756*225f4ba4SMatthias Ringwald     __IAR_FT void   __TZ_set_MSPLIM_NS(uint32_t value)
757*225f4ba4SMatthias Ringwald     {
758*225f4ba4SMatthias Ringwald       __asm volatile("MSR      MSPLIM_NS,%0" :: "r" (value));
759*225f4ba4SMatthias Ringwald     }
760*225f4ba4SMatthias Ringwald 
761*225f4ba4SMatthias Ringwald   #endif /* __ARM_ARCH_8M_MAIN__ or __ARM_ARCH_8M_BASE__ */
762*225f4ba4SMatthias Ringwald 
763*225f4ba4SMatthias Ringwald #endif   /* __ICCARM_INTRINSICS_VERSION__ == 2 */
764*225f4ba4SMatthias Ringwald 
765*225f4ba4SMatthias Ringwald #define __BKPT(value)    __asm volatile ("BKPT     %0" : : "i"(value))
766*225f4ba4SMatthias Ringwald 
767*225f4ba4SMatthias Ringwald #if __IAR_M0_FAMILY
__SSAT(int32_t val,uint32_t sat)768*225f4ba4SMatthias Ringwald   __STATIC_INLINE int32_t __SSAT(int32_t val, uint32_t sat)
769*225f4ba4SMatthias Ringwald   {
770*225f4ba4SMatthias Ringwald     if ((sat >= 1U) && (sat <= 32U))
771*225f4ba4SMatthias Ringwald     {
772*225f4ba4SMatthias Ringwald       const int32_t max = (int32_t)((1U << (sat - 1U)) - 1U);
773*225f4ba4SMatthias Ringwald       const int32_t min = -1 - max ;
774*225f4ba4SMatthias Ringwald       if (val > max)
775*225f4ba4SMatthias Ringwald       {
776*225f4ba4SMatthias Ringwald         return max;
777*225f4ba4SMatthias Ringwald       }
778*225f4ba4SMatthias Ringwald       else if (val < min)
779*225f4ba4SMatthias Ringwald       {
780*225f4ba4SMatthias Ringwald         return min;
781*225f4ba4SMatthias Ringwald       }
782*225f4ba4SMatthias Ringwald     }
783*225f4ba4SMatthias Ringwald     return val;
784*225f4ba4SMatthias Ringwald   }
785*225f4ba4SMatthias Ringwald 
__USAT(int32_t val,uint32_t sat)786*225f4ba4SMatthias Ringwald   __STATIC_INLINE uint32_t __USAT(int32_t val, uint32_t sat)
787*225f4ba4SMatthias Ringwald   {
788*225f4ba4SMatthias Ringwald     if (sat <= 31U)
789*225f4ba4SMatthias Ringwald     {
790*225f4ba4SMatthias Ringwald       const uint32_t max = ((1U << sat) - 1U);
791*225f4ba4SMatthias Ringwald       if (val > (int32_t)max)
792*225f4ba4SMatthias Ringwald       {
793*225f4ba4SMatthias Ringwald         return max;
794*225f4ba4SMatthias Ringwald       }
795*225f4ba4SMatthias Ringwald       else if (val < 0)
796*225f4ba4SMatthias Ringwald       {
797*225f4ba4SMatthias Ringwald         return 0U;
798*225f4ba4SMatthias Ringwald       }
799*225f4ba4SMatthias Ringwald     }
800*225f4ba4SMatthias Ringwald     return (uint32_t)val;
801*225f4ba4SMatthias Ringwald   }
802*225f4ba4SMatthias Ringwald #endif
803*225f4ba4SMatthias Ringwald 
804*225f4ba4SMatthias Ringwald #if (__CORTEX_M >= 0x03)   /* __CORTEX_M is defined in core_cm0.h, core_cm3.h and core_cm4.h. */
805*225f4ba4SMatthias Ringwald 
__LDRBT(volatile uint8_t * addr)806*225f4ba4SMatthias Ringwald   __IAR_FT uint8_t __LDRBT(volatile uint8_t *addr)
807*225f4ba4SMatthias Ringwald   {
808*225f4ba4SMatthias Ringwald     uint32_t res;
809*225f4ba4SMatthias Ringwald     __ASM("LDRBT %0, [%1]" : "=r" (res) : "r" (addr) : "memory");
810*225f4ba4SMatthias Ringwald     return ((uint8_t)res);
811*225f4ba4SMatthias Ringwald   }
812*225f4ba4SMatthias Ringwald 
__LDRHT(volatile uint16_t * addr)813*225f4ba4SMatthias Ringwald   __IAR_FT uint16_t __LDRHT(volatile uint16_t *addr)
814*225f4ba4SMatthias Ringwald   {
815*225f4ba4SMatthias Ringwald     uint32_t res;
816*225f4ba4SMatthias Ringwald     __ASM("LDRHT %0, [%1]" : "=r" (res) : "r" (addr) : "memory");
817*225f4ba4SMatthias Ringwald     return ((uint16_t)res);
818*225f4ba4SMatthias Ringwald   }
819*225f4ba4SMatthias Ringwald 
__LDRT(volatile uint32_t * addr)820*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __LDRT(volatile uint32_t *addr)
821*225f4ba4SMatthias Ringwald   {
822*225f4ba4SMatthias Ringwald     uint32_t res;
823*225f4ba4SMatthias Ringwald     __ASM("LDRT %0, [%1]" : "=r" (res) : "r" (addr) : "memory");
824*225f4ba4SMatthias Ringwald     return res;
825*225f4ba4SMatthias Ringwald   }
826*225f4ba4SMatthias Ringwald 
__STRBT(uint8_t value,volatile uint8_t * addr)827*225f4ba4SMatthias Ringwald   __IAR_FT void __STRBT(uint8_t value, volatile uint8_t *addr)
828*225f4ba4SMatthias Ringwald   {
829*225f4ba4SMatthias Ringwald     __ASM("STRBT %1, [%0]" : : "r" (addr), "r" ((uint32_t)value) : "memory");
830*225f4ba4SMatthias Ringwald   }
831*225f4ba4SMatthias Ringwald 
__STRHT(uint16_t value,volatile uint16_t * addr)832*225f4ba4SMatthias Ringwald   __IAR_FT void __STRHT(uint16_t value, volatile uint16_t *addr)
833*225f4ba4SMatthias Ringwald   {
834*225f4ba4SMatthias Ringwald     __ASM("STRHT %1, [%0]" : : "r" (addr), "r" ((uint32_t)value) : "memory");
835*225f4ba4SMatthias Ringwald   }
836*225f4ba4SMatthias Ringwald 
__STRT(uint32_t value,volatile uint32_t * addr)837*225f4ba4SMatthias Ringwald   __IAR_FT void __STRT(uint32_t value, volatile uint32_t *addr)
838*225f4ba4SMatthias Ringwald   {
839*225f4ba4SMatthias Ringwald     __ASM("STRT %1, [%0]" : : "r" (addr), "r" (value) : "memory");
840*225f4ba4SMatthias Ringwald   }
841*225f4ba4SMatthias Ringwald 
842*225f4ba4SMatthias Ringwald #endif /* (__CORTEX_M >= 0x03) */
843*225f4ba4SMatthias Ringwald 
844*225f4ba4SMatthias Ringwald #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
845*225f4ba4SMatthias Ringwald      (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1))    )
846*225f4ba4SMatthias Ringwald 
847*225f4ba4SMatthias Ringwald 
__LDAB(volatile uint8_t * ptr)848*225f4ba4SMatthias Ringwald   __IAR_FT uint8_t __LDAB(volatile uint8_t *ptr)
849*225f4ba4SMatthias Ringwald   {
850*225f4ba4SMatthias Ringwald     uint32_t res;
851*225f4ba4SMatthias Ringwald     __ASM volatile ("LDAB %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
852*225f4ba4SMatthias Ringwald     return ((uint8_t)res);
853*225f4ba4SMatthias Ringwald   }
854*225f4ba4SMatthias Ringwald 
__LDAH(volatile uint16_t * ptr)855*225f4ba4SMatthias Ringwald   __IAR_FT uint16_t __LDAH(volatile uint16_t *ptr)
856*225f4ba4SMatthias Ringwald   {
857*225f4ba4SMatthias Ringwald     uint32_t res;
858*225f4ba4SMatthias Ringwald     __ASM volatile ("LDAH %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
859*225f4ba4SMatthias Ringwald     return ((uint16_t)res);
860*225f4ba4SMatthias Ringwald   }
861*225f4ba4SMatthias Ringwald 
__LDA(volatile uint32_t * ptr)862*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __LDA(volatile uint32_t *ptr)
863*225f4ba4SMatthias Ringwald   {
864*225f4ba4SMatthias Ringwald     uint32_t res;
865*225f4ba4SMatthias Ringwald     __ASM volatile ("LDA %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
866*225f4ba4SMatthias Ringwald     return res;
867*225f4ba4SMatthias Ringwald   }
868*225f4ba4SMatthias Ringwald 
__STLB(uint8_t value,volatile uint8_t * ptr)869*225f4ba4SMatthias Ringwald   __IAR_FT void __STLB(uint8_t value, volatile uint8_t *ptr)
870*225f4ba4SMatthias Ringwald   {
871*225f4ba4SMatthias Ringwald     __ASM volatile ("STLB %1, [%0]" :: "r" (ptr), "r" (value) : "memory");
872*225f4ba4SMatthias Ringwald   }
873*225f4ba4SMatthias Ringwald 
__STLH(uint16_t value,volatile uint16_t * ptr)874*225f4ba4SMatthias Ringwald   __IAR_FT void __STLH(uint16_t value, volatile uint16_t *ptr)
875*225f4ba4SMatthias Ringwald   {
876*225f4ba4SMatthias Ringwald     __ASM volatile ("STLH %1, [%0]" :: "r" (ptr), "r" (value) : "memory");
877*225f4ba4SMatthias Ringwald   }
878*225f4ba4SMatthias Ringwald 
__STL(uint32_t value,volatile uint32_t * ptr)879*225f4ba4SMatthias Ringwald   __IAR_FT void __STL(uint32_t value, volatile uint32_t *ptr)
880*225f4ba4SMatthias Ringwald   {
881*225f4ba4SMatthias Ringwald     __ASM volatile ("STL %1, [%0]" :: "r" (ptr), "r" (value) : "memory");
882*225f4ba4SMatthias Ringwald   }
883*225f4ba4SMatthias Ringwald 
__LDAEXB(volatile uint8_t * ptr)884*225f4ba4SMatthias Ringwald   __IAR_FT uint8_t __LDAEXB(volatile uint8_t *ptr)
885*225f4ba4SMatthias Ringwald   {
886*225f4ba4SMatthias Ringwald     uint32_t res;
887*225f4ba4SMatthias Ringwald     __ASM volatile ("LDAEXB %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
888*225f4ba4SMatthias Ringwald     return ((uint8_t)res);
889*225f4ba4SMatthias Ringwald   }
890*225f4ba4SMatthias Ringwald 
__LDAEXH(volatile uint16_t * ptr)891*225f4ba4SMatthias Ringwald   __IAR_FT uint16_t __LDAEXH(volatile uint16_t *ptr)
892*225f4ba4SMatthias Ringwald   {
893*225f4ba4SMatthias Ringwald     uint32_t res;
894*225f4ba4SMatthias Ringwald     __ASM volatile ("LDAEXH %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
895*225f4ba4SMatthias Ringwald     return ((uint16_t)res);
896*225f4ba4SMatthias Ringwald   }
897*225f4ba4SMatthias Ringwald 
__LDAEX(volatile uint32_t * ptr)898*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __LDAEX(volatile uint32_t *ptr)
899*225f4ba4SMatthias Ringwald   {
900*225f4ba4SMatthias Ringwald     uint32_t res;
901*225f4ba4SMatthias Ringwald     __ASM volatile ("LDAEX %0, [%1]" : "=r" (res) : "r" (ptr) : "memory");
902*225f4ba4SMatthias Ringwald     return res;
903*225f4ba4SMatthias Ringwald   }
904*225f4ba4SMatthias Ringwald 
__STLEXB(uint8_t value,volatile uint8_t * ptr)905*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __STLEXB(uint8_t value, volatile uint8_t *ptr)
906*225f4ba4SMatthias Ringwald   {
907*225f4ba4SMatthias Ringwald     uint32_t res;
908*225f4ba4SMatthias Ringwald     __ASM volatile ("STLEXB %0, %2, [%1]" : "=r" (res) : "r" (ptr), "r" (value) : "memory");
909*225f4ba4SMatthias Ringwald     return res;
910*225f4ba4SMatthias Ringwald   }
911*225f4ba4SMatthias Ringwald 
__STLEXH(uint16_t value,volatile uint16_t * ptr)912*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __STLEXH(uint16_t value, volatile uint16_t *ptr)
913*225f4ba4SMatthias Ringwald   {
914*225f4ba4SMatthias Ringwald     uint32_t res;
915*225f4ba4SMatthias Ringwald     __ASM volatile ("STLEXH %0, %2, [%1]" : "=r" (res) : "r" (ptr), "r" (value) : "memory");
916*225f4ba4SMatthias Ringwald     return res;
917*225f4ba4SMatthias Ringwald   }
918*225f4ba4SMatthias Ringwald 
__STLEX(uint32_t value,volatile uint32_t * ptr)919*225f4ba4SMatthias Ringwald   __IAR_FT uint32_t __STLEX(uint32_t value, volatile uint32_t *ptr)
920*225f4ba4SMatthias Ringwald   {
921*225f4ba4SMatthias Ringwald     uint32_t res;
922*225f4ba4SMatthias Ringwald     __ASM volatile ("STLEX %0, %2, [%1]" : "=r" (res) : "r" (ptr), "r" (value) : "memory");
923*225f4ba4SMatthias Ringwald     return res;
924*225f4ba4SMatthias Ringwald   }
925*225f4ba4SMatthias Ringwald 
926*225f4ba4SMatthias Ringwald #endif /* __ARM_ARCH_8M_MAIN__ or __ARM_ARCH_8M_BASE__ */
927*225f4ba4SMatthias Ringwald 
928*225f4ba4SMatthias Ringwald #undef __IAR_FT
929*225f4ba4SMatthias Ringwald #undef __IAR_M0_FAMILY
930*225f4ba4SMatthias Ringwald #undef __ICCARM_V8
931*225f4ba4SMatthias Ringwald 
932*225f4ba4SMatthias Ringwald #pragma diag_default=Pe940
933*225f4ba4SMatthias Ringwald #pragma diag_default=Pe177
934*225f4ba4SMatthias Ringwald 
935*225f4ba4SMatthias Ringwald #endif /* __CMSIS_ICCARM_H__ */
936