xref: /aosp_15_r20/external/vixl/test/aarch32/test-simulator-cond-rd-operand-rn-ror-amount-a32.cc (revision f5c631da2f1efdd72b5fd1e20510e4042af13d77)
1*f5c631daSSadaf Ebrahimi // Copyright 2016, VIXL authors
2*f5c631daSSadaf Ebrahimi // All rights reserved.
3*f5c631daSSadaf Ebrahimi //
4*f5c631daSSadaf Ebrahimi // Redistribution and use in source and binary forms, with or without
5*f5c631daSSadaf Ebrahimi // modification, are permitted provided that the following conditions are met:
6*f5c631daSSadaf Ebrahimi //
7*f5c631daSSadaf Ebrahimi //   * Redistributions of source code must retain the above copyright notice,
8*f5c631daSSadaf Ebrahimi //     this list of conditions and the following disclaimer.
9*f5c631daSSadaf Ebrahimi //   * Redistributions in binary form must reproduce the above copyright notice,
10*f5c631daSSadaf Ebrahimi //     this list of conditions and the following disclaimer in the documentation
11*f5c631daSSadaf Ebrahimi //     and/or other materials provided with the distribution.
12*f5c631daSSadaf Ebrahimi //   * Neither the name of ARM Limited nor the names of its contributors may be
13*f5c631daSSadaf Ebrahimi //     used to endorse or promote products derived from this software without
14*f5c631daSSadaf Ebrahimi //     specific prior written permission.
15*f5c631daSSadaf Ebrahimi //
16*f5c631daSSadaf Ebrahimi // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
17*f5c631daSSadaf Ebrahimi // ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18*f5c631daSSadaf Ebrahimi // WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
19*f5c631daSSadaf Ebrahimi // DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
20*f5c631daSSadaf Ebrahimi // FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21*f5c631daSSadaf Ebrahimi // DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22*f5c631daSSadaf Ebrahimi // SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
23*f5c631daSSadaf Ebrahimi // CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24*f5c631daSSadaf Ebrahimi // OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25*f5c631daSSadaf Ebrahimi // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26*f5c631daSSadaf Ebrahimi 
27*f5c631daSSadaf Ebrahimi 
28*f5c631daSSadaf Ebrahimi // -----------------------------------------------------------------------------
29*f5c631daSSadaf Ebrahimi // This file is auto generated from the
30*f5c631daSSadaf Ebrahimi // test/aarch32/config/template-simulator-aarch32.cc.in template file using
31*f5c631daSSadaf Ebrahimi // tools/generate_tests.py.
32*f5c631daSSadaf Ebrahimi //
33*f5c631daSSadaf Ebrahimi // PLEASE DO NOT EDIT.
34*f5c631daSSadaf Ebrahimi // -----------------------------------------------------------------------------
35*f5c631daSSadaf Ebrahimi 
36*f5c631daSSadaf Ebrahimi 
37*f5c631daSSadaf Ebrahimi #include "test-runner.h"
38*f5c631daSSadaf Ebrahimi 
39*f5c631daSSadaf Ebrahimi #include "test-utils.h"
40*f5c631daSSadaf Ebrahimi #include "test-utils-aarch32.h"
41*f5c631daSSadaf Ebrahimi 
42*f5c631daSSadaf Ebrahimi #include "aarch32/assembler-aarch32.h"
43*f5c631daSSadaf Ebrahimi #include "aarch32/disasm-aarch32.h"
44*f5c631daSSadaf Ebrahimi #include "aarch32/macro-assembler-aarch32.h"
45*f5c631daSSadaf Ebrahimi 
46*f5c631daSSadaf Ebrahimi #define __ masm.
47*f5c631daSSadaf Ebrahimi #define BUF_SIZE (4096)
48*f5c631daSSadaf Ebrahimi 
49*f5c631daSSadaf Ebrahimi #ifdef VIXL_INCLUDE_SIMULATOR_AARCH32
50*f5c631daSSadaf Ebrahimi // Run tests with the simulator.
51*f5c631daSSadaf Ebrahimi 
52*f5c631daSSadaf Ebrahimi #define SETUP() MacroAssembler masm(BUF_SIZE)
53*f5c631daSSadaf Ebrahimi 
54*f5c631daSSadaf Ebrahimi #define START() masm.GetBuffer()->Reset()
55*f5c631daSSadaf Ebrahimi 
56*f5c631daSSadaf Ebrahimi #define END() \
57*f5c631daSSadaf Ebrahimi   __ Hlt(0);  \
58*f5c631daSSadaf Ebrahimi   __ FinalizeCode();
59*f5c631daSSadaf Ebrahimi 
60*f5c631daSSadaf Ebrahimi // TODO: Run the tests in the simulator.
61*f5c631daSSadaf Ebrahimi #define RUN()
62*f5c631daSSadaf Ebrahimi 
63*f5c631daSSadaf Ebrahimi #else  // ifdef VIXL_INCLUDE_SIMULATOR_AARCH32.
64*f5c631daSSadaf Ebrahimi 
65*f5c631daSSadaf Ebrahimi #define SETUP()                  \
66*f5c631daSSadaf Ebrahimi   MacroAssembler masm(BUF_SIZE); \
67*f5c631daSSadaf Ebrahimi   UseScratchRegisterScope harness_scratch;
68*f5c631daSSadaf Ebrahimi 
69*f5c631daSSadaf Ebrahimi #define START()                 \
70*f5c631daSSadaf Ebrahimi   harness_scratch.Open(&masm);  \
71*f5c631daSSadaf Ebrahimi   harness_scratch.ExcludeAll(); \
72*f5c631daSSadaf Ebrahimi   masm.GetBuffer()->Reset();    \
73*f5c631daSSadaf Ebrahimi   __ Push(r4);                  \
74*f5c631daSSadaf Ebrahimi   __ Push(r5);                  \
75*f5c631daSSadaf Ebrahimi   __ Push(r6);                  \
76*f5c631daSSadaf Ebrahimi   __ Push(r7);                  \
77*f5c631daSSadaf Ebrahimi   __ Push(r8);                  \
78*f5c631daSSadaf Ebrahimi   __ Push(r9);                  \
79*f5c631daSSadaf Ebrahimi   __ Push(r10);                 \
80*f5c631daSSadaf Ebrahimi   __ Push(r11);                 \
81*f5c631daSSadaf Ebrahimi   __ Push(lr);                  \
82*f5c631daSSadaf Ebrahimi   harness_scratch.Include(ip);
83*f5c631daSSadaf Ebrahimi 
84*f5c631daSSadaf Ebrahimi #define END()                  \
85*f5c631daSSadaf Ebrahimi   harness_scratch.Exclude(ip); \
86*f5c631daSSadaf Ebrahimi   __ Pop(lr);                  \
87*f5c631daSSadaf Ebrahimi   __ Pop(r11);                 \
88*f5c631daSSadaf Ebrahimi   __ Pop(r10);                 \
89*f5c631daSSadaf Ebrahimi   __ Pop(r9);                  \
90*f5c631daSSadaf Ebrahimi   __ Pop(r8);                  \
91*f5c631daSSadaf Ebrahimi   __ Pop(r7);                  \
92*f5c631daSSadaf Ebrahimi   __ Pop(r6);                  \
93*f5c631daSSadaf Ebrahimi   __ Pop(r5);                  \
94*f5c631daSSadaf Ebrahimi   __ Pop(r4);                  \
95*f5c631daSSadaf Ebrahimi   __ Bx(lr);                   \
96*f5c631daSSadaf Ebrahimi   __ FinalizeCode();           \
97*f5c631daSSadaf Ebrahimi   harness_scratch.Close();
98*f5c631daSSadaf Ebrahimi 
99*f5c631daSSadaf Ebrahimi #define RUN()                                                 \
100*f5c631daSSadaf Ebrahimi   {                                                           \
101*f5c631daSSadaf Ebrahimi     int pcs_offset = masm.IsUsingT32() ? 1 : 0;               \
102*f5c631daSSadaf Ebrahimi     masm.GetBuffer()->SetExecutable();                        \
103*f5c631daSSadaf Ebrahimi     ExecuteMemory(masm.GetBuffer()->GetStartAddress<byte*>(), \
104*f5c631daSSadaf Ebrahimi                   masm.GetSizeOfCodeGenerated(),              \
105*f5c631daSSadaf Ebrahimi                   pcs_offset);                                \
106*f5c631daSSadaf Ebrahimi     masm.GetBuffer()->SetWritable();                          \
107*f5c631daSSadaf Ebrahimi   }
108*f5c631daSSadaf Ebrahimi 
109*f5c631daSSadaf Ebrahimi #endif  // ifdef VIXL_INCLUDE_SIMULATOR_AARCH32
110*f5c631daSSadaf Ebrahimi 
111*f5c631daSSadaf Ebrahimi namespace vixl {
112*f5c631daSSadaf Ebrahimi namespace aarch32 {
113*f5c631daSSadaf Ebrahimi 
114*f5c631daSSadaf Ebrahimi // List of instruction encodings:
115*f5c631daSSadaf Ebrahimi #define FOREACH_INSTRUCTION(M) \
116*f5c631daSSadaf Ebrahimi   M(Sxtb)                      \
117*f5c631daSSadaf Ebrahimi   M(Sxtb16)                    \
118*f5c631daSSadaf Ebrahimi   M(Sxth)                      \
119*f5c631daSSadaf Ebrahimi   M(Uxtb)                      \
120*f5c631daSSadaf Ebrahimi   M(Uxtb16)                    \
121*f5c631daSSadaf Ebrahimi   M(Uxth)
122*f5c631daSSadaf Ebrahimi 
123*f5c631daSSadaf Ebrahimi 
124*f5c631daSSadaf Ebrahimi // The following definitions are defined again in each generated test, therefore
125*f5c631daSSadaf Ebrahimi // we need to place them in an anomymous namespace. It expresses that they are
126*f5c631daSSadaf Ebrahimi // local to this file only, and the compiler is not allowed to share these types
127*f5c631daSSadaf Ebrahimi // across test files during template instantiation. Specifically, `Operands` and
128*f5c631daSSadaf Ebrahimi // `Inputs` have various layouts across generated tests so they absolutely
129*f5c631daSSadaf Ebrahimi // cannot be shared.
130*f5c631daSSadaf Ebrahimi 
131*f5c631daSSadaf Ebrahimi #ifdef VIXL_INCLUDE_TARGET_A32
132*f5c631daSSadaf Ebrahimi namespace {
133*f5c631daSSadaf Ebrahimi 
134*f5c631daSSadaf Ebrahimi // Values to be passed to the assembler to produce the instruction under test.
135*f5c631daSSadaf Ebrahimi struct Operands {
136*f5c631daSSadaf Ebrahimi   Condition cond;
137*f5c631daSSadaf Ebrahimi   Register rd;
138*f5c631daSSadaf Ebrahimi   Register rn;
139*f5c631daSSadaf Ebrahimi   ShiftType ror;
140*f5c631daSSadaf Ebrahimi   uint32_t amount;
141*f5c631daSSadaf Ebrahimi };
142*f5c631daSSadaf Ebrahimi 
143*f5c631daSSadaf Ebrahimi // Input data to feed to the instruction.
144*f5c631daSSadaf Ebrahimi struct Inputs {
145*f5c631daSSadaf Ebrahimi   uint32_t apsr;
146*f5c631daSSadaf Ebrahimi   uint32_t rd;
147*f5c631daSSadaf Ebrahimi   uint32_t rn;
148*f5c631daSSadaf Ebrahimi };
149*f5c631daSSadaf Ebrahimi 
150*f5c631daSSadaf Ebrahimi // This structure contains all input data needed to test one specific encoding.
151*f5c631daSSadaf Ebrahimi // It used to generate a loop over an instruction.
152*f5c631daSSadaf Ebrahimi struct TestLoopData {
153*f5c631daSSadaf Ebrahimi   // The `operands` fields represents the values to pass to the assembler to
154*f5c631daSSadaf Ebrahimi   // produce the instruction.
155*f5c631daSSadaf Ebrahimi   Operands operands;
156*f5c631daSSadaf Ebrahimi   // Description of the operands, used for error reporting.
157*f5c631daSSadaf Ebrahimi   const char* operands_description;
158*f5c631daSSadaf Ebrahimi   // Unique identifier, used for generating traces.
159*f5c631daSSadaf Ebrahimi   const char* identifier;
160*f5c631daSSadaf Ebrahimi   // Array of values to be fed to the instruction.
161*f5c631daSSadaf Ebrahimi   size_t input_size;
162*f5c631daSSadaf Ebrahimi   const Inputs* inputs;
163*f5c631daSSadaf Ebrahimi };
164*f5c631daSSadaf Ebrahimi 
165*f5c631daSSadaf Ebrahimi static const Inputs kCondition[] = {{NFlag, 0xabababab, 0xabababab},
166*f5c631daSSadaf Ebrahimi                                     {ZFlag, 0xabababab, 0xabababab},
167*f5c631daSSadaf Ebrahimi                                     {CFlag, 0xabababab, 0xabababab},
168*f5c631daSSadaf Ebrahimi                                     {VFlag, 0xabababab, 0xabababab},
169*f5c631daSSadaf Ebrahimi                                     {NZFlag, 0xabababab, 0xabababab},
170*f5c631daSSadaf Ebrahimi                                     {NCFlag, 0xabababab, 0xabababab},
171*f5c631daSSadaf Ebrahimi                                     {NVFlag, 0xabababab, 0xabababab},
172*f5c631daSSadaf Ebrahimi                                     {ZCFlag, 0xabababab, 0xabababab},
173*f5c631daSSadaf Ebrahimi                                     {ZVFlag, 0xabababab, 0xabababab},
174*f5c631daSSadaf Ebrahimi                                     {CVFlag, 0xabababab, 0xabababab},
175*f5c631daSSadaf Ebrahimi                                     {NZCFlag, 0xabababab, 0xabababab},
176*f5c631daSSadaf Ebrahimi                                     {NZVFlag, 0xabababab, 0xabababab},
177*f5c631daSSadaf Ebrahimi                                     {NCVFlag, 0xabababab, 0xabababab},
178*f5c631daSSadaf Ebrahimi                                     {ZCVFlag, 0xabababab, 0xabababab},
179*f5c631daSSadaf Ebrahimi                                     {NZCVFlag, 0xabababab, 0xabababab}};
180*f5c631daSSadaf Ebrahimi 
181*f5c631daSSadaf Ebrahimi static const Inputs kRdIsRn[] =
182*f5c631daSSadaf Ebrahimi     {{NoFlag, 0x00000000, 0x00000000}, {NoFlag, 0x00000001, 0x00000001},
183*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000002, 0x00000002}, {NoFlag, 0x00000020, 0x00000020},
184*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007d, 0x0000007d}, {NoFlag, 0x0000007e, 0x0000007e},
185*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0x0000007f}, {NoFlag, 0x00007ffd, 0x00007ffd},
186*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffe, 0x00007ffe}, {NoFlag, 0x00007fff, 0x00007fff},
187*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0x33333333}, {NoFlag, 0x55555555, 0x55555555},
188*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffd, 0x7ffffffd}, {NoFlag, 0x7ffffffe, 0x7ffffffe},
189*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0x7fffffff}, {NoFlag, 0x80000000, 0x80000000},
190*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0x80000001}, {NoFlag, 0xaaaaaaaa, 0xaaaaaaaa},
191*f5c631daSSadaf Ebrahimi      {NoFlag, 0xcccccccc, 0xcccccccc}, {NoFlag, 0xffff8000, 0xffff8000},
192*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8001, 0xffff8001}, {NoFlag, 0xffff8002, 0xffff8002},
193*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8003, 0xffff8003}, {NoFlag, 0xffffff80, 0xffffff80},
194*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff81, 0xffffff81}, {NoFlag, 0xffffff82, 0xffffff82},
195*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0xffffff83}, {NoFlag, 0xffffffe0, 0xffffffe0},
196*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffd, 0xfffffffd}, {NoFlag, 0xfffffffe, 0xfffffffe},
197*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0xffffffff}};
198*f5c631daSSadaf Ebrahimi 
199*f5c631daSSadaf Ebrahimi static const Inputs kRdIsNotRn[] =
200*f5c631daSSadaf Ebrahimi     {{NoFlag, 0x00000002, 0xcccccccc}, {NoFlag, 0x7ffffffd, 0x00007ffe},
201*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0x00000020}, {NoFlag, 0xaaaaaaaa, 0xaaaaaaaa},
202*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0xffffff82}, {NoFlag, 0xffff8001, 0x7ffffffe},
203*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffd, 0x00007ffe}, {NoFlag, 0xffffff80, 0x80000000},
204*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000001, 0x33333333}, {NoFlag, 0xcccccccc, 0x7ffffffe},
205*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000000, 0xcccccccc}, {NoFlag, 0x00000000, 0x55555555},
206*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0xffffffff}, {NoFlag, 0x0000007e, 0xffff8002},
207*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000000, 0x7ffffffd}, {NoFlag, 0xffffff81, 0x0000007e},
208*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0xffff8001}, {NoFlag, 0xffffffe0, 0x00007ffd},
209*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8003, 0x00000002}, {NoFlag, 0xffffff83, 0x55555555},
210*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0xffffff80}, {NoFlag, 0xffffff81, 0xffff8000},
211*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000020, 0x7ffffffe}, {NoFlag, 0xffffffe0, 0x00000000},
212*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0x0000007e}, {NoFlag, 0x80000001, 0xffffffff},
213*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000001, 0x80000001}, {NoFlag, 0x00000002, 0x0000007f},
214*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0xcccccccc}, {NoFlag, 0x80000001, 0x00007ffe},
215*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8002, 0x0000007e}, {NoFlag, 0x00007ffe, 0xcccccccc},
216*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000000, 0xffff8002}, {NoFlag, 0xffffff83, 0x7ffffffe},
217*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8001, 0x00000001}, {NoFlag, 0xffffff81, 0x00000020},
218*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffe, 0xffff8001}, {NoFlag, 0xffffffff, 0xfffffffe},
219*f5c631daSSadaf Ebrahimi      {NoFlag, 0xcccccccc, 0x55555555}, {NoFlag, 0x00000020, 0xffffff83},
220*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0xffff8001}, {NoFlag, 0xffffff83, 0xffff8000},
221*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007fff, 0x00000002}, {NoFlag, 0x55555555, 0xffff8000},
222*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0xffffff81}, {NoFlag, 0x00000002, 0x00000000},
223*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0xffffff81}, {NoFlag, 0xffff8001, 0xffffff82},
224*f5c631daSSadaf Ebrahimi      {NoFlag, 0xcccccccc, 0xffff8003}, {NoFlag, 0xffff8003, 0x7ffffffd},
225*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007d, 0x00007ffe}, {NoFlag, 0xffffff80, 0x0000007d},
226*f5c631daSSadaf Ebrahimi      {NoFlag, 0xaaaaaaaa, 0x00007ffd}, {NoFlag, 0x80000000, 0xffffff82},
227*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000002, 0x7ffffffe}, {NoFlag, 0x00000002, 0xffffff83},
228*f5c631daSSadaf Ebrahimi      {NoFlag, 0x55555555, 0x00000002}, {NoFlag, 0xffffffff, 0xffffff82},
229*f5c631daSSadaf Ebrahimi      {NoFlag, 0xaaaaaaaa, 0x00000020}, {NoFlag, 0x00000001, 0xffffff82},
230*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0xffffff82}, {NoFlag, 0x7ffffffd, 0xaaaaaaaa},
231*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffe, 0x00000001}, {NoFlag, 0xfffffffd, 0xffffffe0},
232*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff81, 0xffffff83}, {NoFlag, 0x0000007d, 0x00000000},
233*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007d, 0xffff8000}, {NoFlag, 0xffffff81, 0x7fffffff},
234*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0x80000000}, {NoFlag, 0x00000000, 0x00000001},
235*f5c631daSSadaf Ebrahimi      {NoFlag, 0x55555555, 0xffffff82}, {NoFlag, 0x00007ffe, 0x00007ffe},
236*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0xfffffffd}, {NoFlag, 0x00007fff, 0x33333333},
237*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007fff, 0x80000000}, {NoFlag, 0xcccccccc, 0x00007fff},
238*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffe, 0xffffffe0}, {NoFlag, 0x7ffffffe, 0x0000007f},
239*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffd, 0xffff8001}, {NoFlag, 0x00000002, 0x00000001},
240*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000000, 0xffffffff}, {NoFlag, 0xffffff83, 0xcccccccc},
241*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8002, 0x7ffffffe}, {NoFlag, 0xaaaaaaaa, 0x00000000},
242*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0xcccccccc}, {NoFlag, 0x33333333, 0xffffff83},
243*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007e, 0xffffffe0}, {NoFlag, 0x0000007e, 0x00007fff},
244*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0x00000002}, {NoFlag, 0x7ffffffe, 0xcccccccc},
245*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007d, 0xffffff80}, {NoFlag, 0x00007fff, 0x00000020},
246*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffe, 0xfffffffe}, {NoFlag, 0xfffffffe, 0xffffff81},
247*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0x0000007f}, {NoFlag, 0xffff8002, 0x7ffffffd},
248*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8001, 0xfffffffe}, {NoFlag, 0x33333333, 0xffff8002},
249*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000000, 0xffffffff}, {NoFlag, 0x33333333, 0xffffff80},
250*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0x00007fff}, {NoFlag, 0xffffffff, 0xffff8001},
251*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0xffff8002}, {NoFlag, 0x7ffffffd, 0xffffff83},
252*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0x0000007f}, {NoFlag, 0xffffff83, 0xfffffffe},
253*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffe, 0xffff8003}, {NoFlag, 0xffff8002, 0xffff8002},
254*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0x0000007f}, {NoFlag, 0x00000020, 0x00000002},
255*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff82, 0xffff8001}, {NoFlag, 0xffffffff, 0x00000001},
256*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0xffff8002}, {NoFlag, 0xffff8003, 0x7fffffff},
257*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0xffff8000}, {NoFlag, 0xffff8002, 0x00007ffd},
258*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000020, 0xffffff81}, {NoFlag, 0x00000001, 0x55555555},
259*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffe, 0x00000020}, {NoFlag, 0x80000000, 0x00000001},
260*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffd, 0xffff8002}, {NoFlag, 0x7fffffff, 0xfffffffe},
261*f5c631daSSadaf Ebrahimi      {NoFlag, 0xcccccccc, 0x00007ffd}, {NoFlag, 0x00000000, 0xfffffffd},
262*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8003, 0xffffff80}, {NoFlag, 0x80000001, 0xffffff80},
263*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffff, 0xffff8002}, {NoFlag, 0x00007ffe, 0xffff8002},
264*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0x00007ffe}, {NoFlag, 0x80000001, 0xffff8001},
265*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007f, 0xffffff80}, {NoFlag, 0xffffff81, 0x80000000},
266*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007fff, 0x00007ffe}, {NoFlag, 0x33333333, 0xffff8000},
267*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0x00007fff}, {NoFlag, 0x00000000, 0x0000007d},
268*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0x00000000}, {NoFlag, 0xffffffff, 0x55555555},
269*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0x80000000}, {NoFlag, 0xffffffff, 0xffffff80},
270*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff81, 0xffff8003}, {NoFlag, 0x55555555, 0x80000001},
271*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7fffffff, 0xffff8001}, {NoFlag, 0xffffff83, 0x00000002},
272*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007e, 0xffffff81}, {NoFlag, 0x80000000, 0xffff8001},
273*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0xfffffffe}, {NoFlag, 0x0000007e, 0xfffffffd},
274*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffffe0, 0xffffffff}, {NoFlag, 0x55555555, 0x80000000},
275*f5c631daSSadaf Ebrahimi      {NoFlag, 0x0000007d, 0x80000001}, {NoFlag, 0xffffffe0, 0x7ffffffd},
276*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000000, 0x00000000}, {NoFlag, 0x55555555, 0x00000001},
277*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffd, 0x7fffffff}, {NoFlag, 0x55555555, 0xffffffff},
278*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8003, 0x00007fff}, {NoFlag, 0xffffff82, 0x00007fff},
279*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0x55555555}, {NoFlag, 0x00000020, 0x33333333},
280*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffe, 0xfffffffd}, {NoFlag, 0x7ffffffe, 0x00000001},
281*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0xffffffe0}, {NoFlag, 0xfffffffe, 0xaaaaaaaa},
282*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8002, 0x33333333}, {NoFlag, 0xffff8002, 0xffff8003},
283*f5c631daSSadaf Ebrahimi      {NoFlag, 0x33333333, 0x7fffffff}, {NoFlag, 0xfffffffd, 0xffffff83},
284*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000000, 0xffff8000}, {NoFlag, 0xffffff82, 0x55555555},
285*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff82, 0xffffff81}, {NoFlag, 0xcccccccc, 0xfffffffe},
286*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffd, 0x7fffffff}, {NoFlag, 0x00007fff, 0x7fffffff},
287*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0xffff8003}, {NoFlag, 0xfffffffe, 0xffffffff},
288*f5c631daSSadaf Ebrahimi      {NoFlag, 0x7ffffffd, 0x00007ffd}, {NoFlag, 0x7ffffffd, 0x00007fff},
289*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffd, 0xffffffff}, {NoFlag, 0x00000001, 0xffff8003},
290*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff80, 0xfffffffd}, {NoFlag, 0x33333333, 0x80000000},
291*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffff8001, 0x00000020}, {NoFlag, 0xcccccccc, 0x00000002},
292*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00000000, 0x00000002}, {NoFlag, 0x0000007d, 0x00007fff},
293*f5c631daSSadaf Ebrahimi      {NoFlag, 0xcccccccc, 0x00000001}, {NoFlag, 0xffffff83, 0x00007fff},
294*f5c631daSSadaf Ebrahimi      {NoFlag, 0x80000001, 0x00000020}, {NoFlag, 0xffff8003, 0xffffffe0},
295*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffd, 0xaaaaaaaa}, {NoFlag, 0x33333333, 0xffff8001},
296*f5c631daSSadaf Ebrahimi      {NoFlag, 0xffffff83, 0x80000001}, {NoFlag, 0xffff8000, 0xffff8000},
297*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffe, 0xffff8001}, {NoFlag, 0x7ffffffd, 0x00000000},
298*f5c631daSSadaf Ebrahimi      {NoFlag, 0x00007ffe, 0x33333333}, {NoFlag, 0xffff8001, 0xffffff80},
299*f5c631daSSadaf Ebrahimi      {NoFlag, 0xfffffffe, 0x55555555}, {NoFlag, 0xffffff82, 0xffffffff}};
300*f5c631daSSadaf Ebrahimi 
301*f5c631daSSadaf Ebrahimi static const Inputs kRotations[] =
302*f5c631daSSadaf Ebrahimi     {{NoFlag, 0xabababab, 0x00000000}, {NoFlag, 0xabababab, 0x00000001},
303*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x00000002}, {NoFlag, 0xabababab, 0x00000020},
304*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x0000007d}, {NoFlag, 0xabababab, 0x0000007e},
305*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x0000007f}, {NoFlag, 0xabababab, 0x00007ffd},
306*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x00007ffe}, {NoFlag, 0xabababab, 0x00007fff},
307*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x33333333}, {NoFlag, 0xabababab, 0x55555555},
308*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x7ffffffd}, {NoFlag, 0xabababab, 0x7ffffffe},
309*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x7fffffff}, {NoFlag, 0xabababab, 0x80000000},
310*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0x80000001}, {NoFlag, 0xabababab, 0xaaaaaaaa},
311*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xcccccccc}, {NoFlag, 0xabababab, 0xffff8000},
312*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xffff8001}, {NoFlag, 0xabababab, 0xffff8002},
313*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xffff8003}, {NoFlag, 0xabababab, 0xffffff80},
314*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xffffff81}, {NoFlag, 0xabababab, 0xffffff82},
315*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xffffff83}, {NoFlag, 0xabababab, 0xffffffe0},
316*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xfffffffd}, {NoFlag, 0xabababab, 0xfffffffe},
317*f5c631daSSadaf Ebrahimi      {NoFlag, 0xabababab, 0xffffffff}};
318*f5c631daSSadaf Ebrahimi 
319*f5c631daSSadaf Ebrahimi 
320*f5c631daSSadaf Ebrahimi // A loop will be generated for each element of this array.
321*f5c631daSSadaf Ebrahimi const TestLoopData kTests[] = {{{eq, r0, r0, ROR, 0},
322*f5c631daSSadaf Ebrahimi                                 "eq r0 r0 ROR 0",
323*f5c631daSSadaf Ebrahimi                                 "Condition_eq_r0_r0_ROR_0",
324*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
325*f5c631daSSadaf Ebrahimi                                 kCondition},
326*f5c631daSSadaf Ebrahimi                                {{ne, r0, r0, ROR, 0},
327*f5c631daSSadaf Ebrahimi                                 "ne r0 r0 ROR 0",
328*f5c631daSSadaf Ebrahimi                                 "Condition_ne_r0_r0_ROR_0",
329*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
330*f5c631daSSadaf Ebrahimi                                 kCondition},
331*f5c631daSSadaf Ebrahimi                                {{cs, r0, r0, ROR, 0},
332*f5c631daSSadaf Ebrahimi                                 "cs r0 r0 ROR 0",
333*f5c631daSSadaf Ebrahimi                                 "Condition_cs_r0_r0_ROR_0",
334*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
335*f5c631daSSadaf Ebrahimi                                 kCondition},
336*f5c631daSSadaf Ebrahimi                                {{cc, r0, r0, ROR, 0},
337*f5c631daSSadaf Ebrahimi                                 "cc r0 r0 ROR 0",
338*f5c631daSSadaf Ebrahimi                                 "Condition_cc_r0_r0_ROR_0",
339*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
340*f5c631daSSadaf Ebrahimi                                 kCondition},
341*f5c631daSSadaf Ebrahimi                                {{mi, r0, r0, ROR, 0},
342*f5c631daSSadaf Ebrahimi                                 "mi r0 r0 ROR 0",
343*f5c631daSSadaf Ebrahimi                                 "Condition_mi_r0_r0_ROR_0",
344*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
345*f5c631daSSadaf Ebrahimi                                 kCondition},
346*f5c631daSSadaf Ebrahimi                                {{pl, r0, r0, ROR, 0},
347*f5c631daSSadaf Ebrahimi                                 "pl r0 r0 ROR 0",
348*f5c631daSSadaf Ebrahimi                                 "Condition_pl_r0_r0_ROR_0",
349*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
350*f5c631daSSadaf Ebrahimi                                 kCondition},
351*f5c631daSSadaf Ebrahimi                                {{vs, r0, r0, ROR, 0},
352*f5c631daSSadaf Ebrahimi                                 "vs r0 r0 ROR 0",
353*f5c631daSSadaf Ebrahimi                                 "Condition_vs_r0_r0_ROR_0",
354*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
355*f5c631daSSadaf Ebrahimi                                 kCondition},
356*f5c631daSSadaf Ebrahimi                                {{vc, r0, r0, ROR, 0},
357*f5c631daSSadaf Ebrahimi                                 "vc r0 r0 ROR 0",
358*f5c631daSSadaf Ebrahimi                                 "Condition_vc_r0_r0_ROR_0",
359*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
360*f5c631daSSadaf Ebrahimi                                 kCondition},
361*f5c631daSSadaf Ebrahimi                                {{hi, r0, r0, ROR, 0},
362*f5c631daSSadaf Ebrahimi                                 "hi r0 r0 ROR 0",
363*f5c631daSSadaf Ebrahimi                                 "Condition_hi_r0_r0_ROR_0",
364*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
365*f5c631daSSadaf Ebrahimi                                 kCondition},
366*f5c631daSSadaf Ebrahimi                                {{ls, r0, r0, ROR, 0},
367*f5c631daSSadaf Ebrahimi                                 "ls r0 r0 ROR 0",
368*f5c631daSSadaf Ebrahimi                                 "Condition_ls_r0_r0_ROR_0",
369*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
370*f5c631daSSadaf Ebrahimi                                 kCondition},
371*f5c631daSSadaf Ebrahimi                                {{ge, r0, r0, ROR, 0},
372*f5c631daSSadaf Ebrahimi                                 "ge r0 r0 ROR 0",
373*f5c631daSSadaf Ebrahimi                                 "Condition_ge_r0_r0_ROR_0",
374*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
375*f5c631daSSadaf Ebrahimi                                 kCondition},
376*f5c631daSSadaf Ebrahimi                                {{lt, r0, r0, ROR, 0},
377*f5c631daSSadaf Ebrahimi                                 "lt r0 r0 ROR 0",
378*f5c631daSSadaf Ebrahimi                                 "Condition_lt_r0_r0_ROR_0",
379*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
380*f5c631daSSadaf Ebrahimi                                 kCondition},
381*f5c631daSSadaf Ebrahimi                                {{gt, r0, r0, ROR, 0},
382*f5c631daSSadaf Ebrahimi                                 "gt r0 r0 ROR 0",
383*f5c631daSSadaf Ebrahimi                                 "Condition_gt_r0_r0_ROR_0",
384*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
385*f5c631daSSadaf Ebrahimi                                 kCondition},
386*f5c631daSSadaf Ebrahimi                                {{le, r0, r0, ROR, 0},
387*f5c631daSSadaf Ebrahimi                                 "le r0 r0 ROR 0",
388*f5c631daSSadaf Ebrahimi                                 "Condition_le_r0_r0_ROR_0",
389*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
390*f5c631daSSadaf Ebrahimi                                 kCondition},
391*f5c631daSSadaf Ebrahimi                                {{al, r0, r0, ROR, 0},
392*f5c631daSSadaf Ebrahimi                                 "al r0 r0 ROR 0",
393*f5c631daSSadaf Ebrahimi                                 "Condition_al_r0_r0_ROR_0",
394*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kCondition),
395*f5c631daSSadaf Ebrahimi                                 kCondition},
396*f5c631daSSadaf Ebrahimi                                {{al, r0, r0, ROR, 0},
397*f5c631daSSadaf Ebrahimi                                 "al r0 r0 ROR 0",
398*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r0_r0_ROR_0",
399*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
400*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
401*f5c631daSSadaf Ebrahimi                                {{al, r1, r1, ROR, 0},
402*f5c631daSSadaf Ebrahimi                                 "al r1 r1 ROR 0",
403*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r1_r1_ROR_0",
404*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
405*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
406*f5c631daSSadaf Ebrahimi                                {{al, r2, r2, ROR, 0},
407*f5c631daSSadaf Ebrahimi                                 "al r2 r2 ROR 0",
408*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r2_r2_ROR_0",
409*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
410*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
411*f5c631daSSadaf Ebrahimi                                {{al, r3, r3, ROR, 0},
412*f5c631daSSadaf Ebrahimi                                 "al r3 r3 ROR 0",
413*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r3_r3_ROR_0",
414*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
415*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
416*f5c631daSSadaf Ebrahimi                                {{al, r4, r4, ROR, 0},
417*f5c631daSSadaf Ebrahimi                                 "al r4 r4 ROR 0",
418*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r4_r4_ROR_0",
419*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
420*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
421*f5c631daSSadaf Ebrahimi                                {{al, r5, r5, ROR, 0},
422*f5c631daSSadaf Ebrahimi                                 "al r5 r5 ROR 0",
423*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r5_r5_ROR_0",
424*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
425*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
426*f5c631daSSadaf Ebrahimi                                {{al, r6, r6, ROR, 0},
427*f5c631daSSadaf Ebrahimi                                 "al r6 r6 ROR 0",
428*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r6_r6_ROR_0",
429*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
430*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
431*f5c631daSSadaf Ebrahimi                                {{al, r7, r7, ROR, 0},
432*f5c631daSSadaf Ebrahimi                                 "al r7 r7 ROR 0",
433*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r7_r7_ROR_0",
434*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
435*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
436*f5c631daSSadaf Ebrahimi                                {{al, r8, r8, ROR, 0},
437*f5c631daSSadaf Ebrahimi                                 "al r8 r8 ROR 0",
438*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r8_r8_ROR_0",
439*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
440*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
441*f5c631daSSadaf Ebrahimi                                {{al, r9, r9, ROR, 0},
442*f5c631daSSadaf Ebrahimi                                 "al r9 r9 ROR 0",
443*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r9_r9_ROR_0",
444*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
445*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
446*f5c631daSSadaf Ebrahimi                                {{al, r10, r10, ROR, 0},
447*f5c631daSSadaf Ebrahimi                                 "al r10 r10 ROR 0",
448*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r10_r10_ROR_0",
449*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
450*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
451*f5c631daSSadaf Ebrahimi                                {{al, r11, r11, ROR, 0},
452*f5c631daSSadaf Ebrahimi                                 "al r11 r11 ROR 0",
453*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r11_r11_ROR_0",
454*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
455*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
456*f5c631daSSadaf Ebrahimi                                {{al, r12, r12, ROR, 0},
457*f5c631daSSadaf Ebrahimi                                 "al r12 r12 ROR 0",
458*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r12_r12_ROR_0",
459*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
460*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
461*f5c631daSSadaf Ebrahimi                                {{al, r14, r14, ROR, 0},
462*f5c631daSSadaf Ebrahimi                                 "al r14 r14 ROR 0",
463*f5c631daSSadaf Ebrahimi                                 "RdIsRn_al_r14_r14_ROR_0",
464*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsRn),
465*f5c631daSSadaf Ebrahimi                                 kRdIsRn},
466*f5c631daSSadaf Ebrahimi                                {{al, r1, r8, ROR, 0},
467*f5c631daSSadaf Ebrahimi                                 "al r1 r8 ROR 0",
468*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r1_r8_ROR_0",
469*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
470*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
471*f5c631daSSadaf Ebrahimi                                {{al, r7, r4, ROR, 0},
472*f5c631daSSadaf Ebrahimi                                 "al r7 r4 ROR 0",
473*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r7_r4_ROR_0",
474*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
475*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
476*f5c631daSSadaf Ebrahimi                                {{al, r14, r10, ROR, 0},
477*f5c631daSSadaf Ebrahimi                                 "al r14 r10 ROR 0",
478*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r14_r10_ROR_0",
479*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
480*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
481*f5c631daSSadaf Ebrahimi                                {{al, r10, r6, ROR, 0},
482*f5c631daSSadaf Ebrahimi                                 "al r10 r6 ROR 0",
483*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r10_r6_ROR_0",
484*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
485*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
486*f5c631daSSadaf Ebrahimi                                {{al, r6, r5, ROR, 0},
487*f5c631daSSadaf Ebrahimi                                 "al r6 r5 ROR 0",
488*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r6_r5_ROR_0",
489*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
490*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
491*f5c631daSSadaf Ebrahimi                                {{al, r12, r2, ROR, 0},
492*f5c631daSSadaf Ebrahimi                                 "al r12 r2 ROR 0",
493*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r12_r2_ROR_0",
494*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
495*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
496*f5c631daSSadaf Ebrahimi                                {{al, r0, r11, ROR, 0},
497*f5c631daSSadaf Ebrahimi                                 "al r0 r11 ROR 0",
498*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r0_r11_ROR_0",
499*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
500*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
501*f5c631daSSadaf Ebrahimi                                {{al, r10, r14, ROR, 0},
502*f5c631daSSadaf Ebrahimi                                 "al r10 r14 ROR 0",
503*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r10_r14_ROR_0",
504*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
505*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
506*f5c631daSSadaf Ebrahimi                                {{al, r0, r5, ROR, 0},
507*f5c631daSSadaf Ebrahimi                                 "al r0 r5 ROR 0",
508*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r0_r5_ROR_0",
509*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
510*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
511*f5c631daSSadaf Ebrahimi                                {{al, r0, r3, ROR, 0},
512*f5c631daSSadaf Ebrahimi                                 "al r0 r3 ROR 0",
513*f5c631daSSadaf Ebrahimi                                 "RdIsNotRn_al_r0_r3_ROR_0",
514*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRdIsNotRn),
515*f5c631daSSadaf Ebrahimi                                 kRdIsNotRn},
516*f5c631daSSadaf Ebrahimi                                {{al, r0, r1, ROR, 0},
517*f5c631daSSadaf Ebrahimi                                 "al r0 r1 ROR 0",
518*f5c631daSSadaf Ebrahimi                                 "Rotations_al_r0_r1_ROR_0",
519*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRotations),
520*f5c631daSSadaf Ebrahimi                                 kRotations},
521*f5c631daSSadaf Ebrahimi                                {{al, r0, r1, ROR, 8},
522*f5c631daSSadaf Ebrahimi                                 "al r0 r1 ROR 8",
523*f5c631daSSadaf Ebrahimi                                 "Rotations_al_r0_r1_ROR_8",
524*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRotations),
525*f5c631daSSadaf Ebrahimi                                 kRotations},
526*f5c631daSSadaf Ebrahimi                                {{al, r0, r1, ROR, 16},
527*f5c631daSSadaf Ebrahimi                                 "al r0 r1 ROR 16",
528*f5c631daSSadaf Ebrahimi                                 "Rotations_al_r0_r1_ROR_16",
529*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRotations),
530*f5c631daSSadaf Ebrahimi                                 kRotations},
531*f5c631daSSadaf Ebrahimi                                {{al, r0, r1, ROR, 24},
532*f5c631daSSadaf Ebrahimi                                 "al r0 r1 ROR 24",
533*f5c631daSSadaf Ebrahimi                                 "Rotations_al_r0_r1_ROR_24",
534*f5c631daSSadaf Ebrahimi                                 ARRAY_SIZE(kRotations),
535*f5c631daSSadaf Ebrahimi                                 kRotations}};
536*f5c631daSSadaf Ebrahimi 
537*f5c631daSSadaf Ebrahimi // We record all inputs to the instructions as outputs. This way, we also check
538*f5c631daSSadaf Ebrahimi // that what shouldn't change didn't change.
539*f5c631daSSadaf Ebrahimi struct TestResult {
540*f5c631daSSadaf Ebrahimi   size_t output_size;
541*f5c631daSSadaf Ebrahimi   const Inputs* outputs;
542*f5c631daSSadaf Ebrahimi };
543*f5c631daSSadaf Ebrahimi 
544*f5c631daSSadaf Ebrahimi // These headers each contain an array of `TestResult` with the reference output
545*f5c631daSSadaf Ebrahimi // values. The reference arrays are names `kReference{mnemonic}`.
546*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-sxtb-a32.h"
547*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-sxtb16-a32.h"
548*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-sxth-a32.h"
549*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-uxtb-a32.h"
550*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-uxtb16-a32.h"
551*f5c631daSSadaf Ebrahimi #include "aarch32/traces/simulator-cond-rd-operand-rn-ror-amount-uxth-a32.h"
552*f5c631daSSadaf Ebrahimi 
553*f5c631daSSadaf Ebrahimi 
554*f5c631daSSadaf Ebrahimi // The maximum number of errors to report in detail for each test.
555*f5c631daSSadaf Ebrahimi const unsigned kErrorReportLimit = 8;
556*f5c631daSSadaf Ebrahimi 
557*f5c631daSSadaf Ebrahimi typedef void (MacroAssembler::*Fn)(Condition cond,
558*f5c631daSSadaf Ebrahimi                                    Register rd,
559*f5c631daSSadaf Ebrahimi                                    const Operand& op);
560*f5c631daSSadaf Ebrahimi 
TestHelper(Fn instruction,const char * mnemonic,const TestResult reference[])561*f5c631daSSadaf Ebrahimi void TestHelper(Fn instruction,
562*f5c631daSSadaf Ebrahimi                 const char* mnemonic,
563*f5c631daSSadaf Ebrahimi                 const TestResult reference[]) {
564*f5c631daSSadaf Ebrahimi   SETUP();
565*f5c631daSSadaf Ebrahimi   masm.UseA32();
566*f5c631daSSadaf Ebrahimi   START();
567*f5c631daSSadaf Ebrahimi 
568*f5c631daSSadaf Ebrahimi   // Data to compare to `reference`.
569*f5c631daSSadaf Ebrahimi   TestResult* results[ARRAY_SIZE(kTests)];
570*f5c631daSSadaf Ebrahimi 
571*f5c631daSSadaf Ebrahimi   // Test cases for memory bound instructions may allocate a buffer and save its
572*f5c631daSSadaf Ebrahimi   // address in this array.
573*f5c631daSSadaf Ebrahimi   byte* scratch_memory_buffers[ARRAY_SIZE(kTests)];
574*f5c631daSSadaf Ebrahimi 
575*f5c631daSSadaf Ebrahimi   // Generate a loop for each element in `kTests`. Each loop tests one specific
576*f5c631daSSadaf Ebrahimi   // instruction.
577*f5c631daSSadaf Ebrahimi   for (unsigned i = 0; i < ARRAY_SIZE(kTests); i++) {
578*f5c631daSSadaf Ebrahimi     // Allocate results on the heap for this test.
579*f5c631daSSadaf Ebrahimi     results[i] = new TestResult;
580*f5c631daSSadaf Ebrahimi     results[i]->outputs = new Inputs[kTests[i].input_size];
581*f5c631daSSadaf Ebrahimi     results[i]->output_size = kTests[i].input_size;
582*f5c631daSSadaf Ebrahimi 
583*f5c631daSSadaf Ebrahimi     size_t input_stride = sizeof(kTests[i].inputs[0]) * kTests[i].input_size;
584*f5c631daSSadaf Ebrahimi     VIXL_ASSERT(IsUint32(input_stride));
585*f5c631daSSadaf Ebrahimi 
586*f5c631daSSadaf Ebrahimi     scratch_memory_buffers[i] = NULL;
587*f5c631daSSadaf Ebrahimi 
588*f5c631daSSadaf Ebrahimi     Label loop;
589*f5c631daSSadaf Ebrahimi     UseScratchRegisterScope scratch_registers(&masm);
590*f5c631daSSadaf Ebrahimi     // Include all registers from r0 ro r12.
591*f5c631daSSadaf Ebrahimi     scratch_registers.Include(RegisterList(0x1fff));
592*f5c631daSSadaf Ebrahimi 
593*f5c631daSSadaf Ebrahimi     // Values to pass to the macro-assembler.
594*f5c631daSSadaf Ebrahimi     Condition cond = kTests[i].operands.cond;
595*f5c631daSSadaf Ebrahimi     Register rd = kTests[i].operands.rd;
596*f5c631daSSadaf Ebrahimi     Register rn = kTests[i].operands.rn;
597*f5c631daSSadaf Ebrahimi     ShiftType ror = kTests[i].operands.ror;
598*f5c631daSSadaf Ebrahimi     uint32_t amount = kTests[i].operands.amount;
599*f5c631daSSadaf Ebrahimi     Operand op(rn, ror, amount);
600*f5c631daSSadaf Ebrahimi     scratch_registers.Exclude(rd);
601*f5c631daSSadaf Ebrahimi     scratch_registers.Exclude(rn);
602*f5c631daSSadaf Ebrahimi 
603*f5c631daSSadaf Ebrahimi     // Allocate reserved registers for our own use.
604*f5c631daSSadaf Ebrahimi     Register input_ptr = scratch_registers.Acquire();
605*f5c631daSSadaf Ebrahimi     Register input_end = scratch_registers.Acquire();
606*f5c631daSSadaf Ebrahimi     Register result_ptr = scratch_registers.Acquire();
607*f5c631daSSadaf Ebrahimi 
608*f5c631daSSadaf Ebrahimi     // Initialize `input_ptr` to the first element and `input_end` the address
609*f5c631daSSadaf Ebrahimi     // after the array.
610*f5c631daSSadaf Ebrahimi     __ Mov(input_ptr, Operand::From(kTests[i].inputs));
611*f5c631daSSadaf Ebrahimi     __ Add(input_end, input_ptr, static_cast<uint32_t>(input_stride));
612*f5c631daSSadaf Ebrahimi     __ Mov(result_ptr, Operand::From(results[i]->outputs));
613*f5c631daSSadaf Ebrahimi     __ Bind(&loop);
614*f5c631daSSadaf Ebrahimi 
615*f5c631daSSadaf Ebrahimi     {
616*f5c631daSSadaf Ebrahimi       UseScratchRegisterScope temp_registers(&masm);
617*f5c631daSSadaf Ebrahimi       Register nzcv_bits = temp_registers.Acquire();
618*f5c631daSSadaf Ebrahimi       Register saved_q_bit = temp_registers.Acquire();
619*f5c631daSSadaf Ebrahimi       // Save the `Q` bit flag.
620*f5c631daSSadaf Ebrahimi       __ Mrs(saved_q_bit, APSR);
621*f5c631daSSadaf Ebrahimi       __ And(saved_q_bit, saved_q_bit, QFlag);
622*f5c631daSSadaf Ebrahimi       // Set the `NZCV` and `Q` flags together.
623*f5c631daSSadaf Ebrahimi       __ Ldr(nzcv_bits, MemOperand(input_ptr, offsetof(Inputs, apsr)));
624*f5c631daSSadaf Ebrahimi       __ Orr(nzcv_bits, nzcv_bits, saved_q_bit);
625*f5c631daSSadaf Ebrahimi       __ Msr(APSR_nzcvq, nzcv_bits);
626*f5c631daSSadaf Ebrahimi     }
627*f5c631daSSadaf Ebrahimi     __ Ldr(rd, MemOperand(input_ptr, offsetof(Inputs, rd)));
628*f5c631daSSadaf Ebrahimi     __ Ldr(rn, MemOperand(input_ptr, offsetof(Inputs, rn)));
629*f5c631daSSadaf Ebrahimi 
630*f5c631daSSadaf Ebrahimi     (masm.*instruction)(cond, rd, op);
631*f5c631daSSadaf Ebrahimi 
632*f5c631daSSadaf Ebrahimi     {
633*f5c631daSSadaf Ebrahimi       UseScratchRegisterScope temp_registers(&masm);
634*f5c631daSSadaf Ebrahimi       Register nzcv_bits = temp_registers.Acquire();
635*f5c631daSSadaf Ebrahimi       __ Mrs(nzcv_bits, APSR);
636*f5c631daSSadaf Ebrahimi       // Only record the NZCV bits.
637*f5c631daSSadaf Ebrahimi       __ And(nzcv_bits, nzcv_bits, NZCVFlag);
638*f5c631daSSadaf Ebrahimi       __ Str(nzcv_bits, MemOperand(result_ptr, offsetof(Inputs, apsr)));
639*f5c631daSSadaf Ebrahimi     }
640*f5c631daSSadaf Ebrahimi     __ Str(rd, MemOperand(result_ptr, offsetof(Inputs, rd)));
641*f5c631daSSadaf Ebrahimi     __ Str(rn, MemOperand(result_ptr, offsetof(Inputs, rn)));
642*f5c631daSSadaf Ebrahimi 
643*f5c631daSSadaf Ebrahimi     // Advance the result pointer.
644*f5c631daSSadaf Ebrahimi     __ Add(result_ptr, result_ptr, Operand::From(sizeof(kTests[i].inputs[0])));
645*f5c631daSSadaf Ebrahimi     // Loop back until `input_ptr` is lower than `input_base`.
646*f5c631daSSadaf Ebrahimi     __ Add(input_ptr, input_ptr, Operand::From(sizeof(kTests[i].inputs[0])));
647*f5c631daSSadaf Ebrahimi     __ Cmp(input_ptr, input_end);
648*f5c631daSSadaf Ebrahimi     __ B(ne, &loop);
649*f5c631daSSadaf Ebrahimi   }
650*f5c631daSSadaf Ebrahimi 
651*f5c631daSSadaf Ebrahimi   END();
652*f5c631daSSadaf Ebrahimi 
653*f5c631daSSadaf Ebrahimi   RUN();
654*f5c631daSSadaf Ebrahimi 
655*f5c631daSSadaf Ebrahimi   if (Test::generate_test_trace()) {
656*f5c631daSSadaf Ebrahimi     // Print the results.
657*f5c631daSSadaf Ebrahimi     for (size_t i = 0; i < ARRAY_SIZE(kTests); i++) {
658*f5c631daSSadaf Ebrahimi       printf("const Inputs kOutputs_%s_%s[] = {\n",
659*f5c631daSSadaf Ebrahimi              mnemonic,
660*f5c631daSSadaf Ebrahimi              kTests[i].identifier);
661*f5c631daSSadaf Ebrahimi       for (size_t j = 0; j < results[i]->output_size; j++) {
662*f5c631daSSadaf Ebrahimi         printf("  { ");
663*f5c631daSSadaf Ebrahimi         printf("0x%08" PRIx32, results[i]->outputs[j].apsr);
664*f5c631daSSadaf Ebrahimi         printf(", ");
665*f5c631daSSadaf Ebrahimi         printf("0x%08" PRIx32, results[i]->outputs[j].rd);
666*f5c631daSSadaf Ebrahimi         printf(", ");
667*f5c631daSSadaf Ebrahimi         printf("0x%08" PRIx32, results[i]->outputs[j].rn);
668*f5c631daSSadaf Ebrahimi         printf(" },\n");
669*f5c631daSSadaf Ebrahimi       }
670*f5c631daSSadaf Ebrahimi       printf("};\n");
671*f5c631daSSadaf Ebrahimi     }
672*f5c631daSSadaf Ebrahimi     printf("const TestResult kReference%s[] = {\n", mnemonic);
673*f5c631daSSadaf Ebrahimi     for (size_t i = 0; i < ARRAY_SIZE(kTests); i++) {
674*f5c631daSSadaf Ebrahimi       printf("  {\n");
675*f5c631daSSadaf Ebrahimi       printf("    ARRAY_SIZE(kOutputs_%s_%s),\n",
676*f5c631daSSadaf Ebrahimi              mnemonic,
677*f5c631daSSadaf Ebrahimi              kTests[i].identifier);
678*f5c631daSSadaf Ebrahimi       printf("    kOutputs_%s_%s,\n", mnemonic, kTests[i].identifier);
679*f5c631daSSadaf Ebrahimi       printf("  },\n");
680*f5c631daSSadaf Ebrahimi     }
681*f5c631daSSadaf Ebrahimi     printf("};\n");
682*f5c631daSSadaf Ebrahimi   } else if (kCheckSimulatorTestResults) {
683*f5c631daSSadaf Ebrahimi     // Check the results.
684*f5c631daSSadaf Ebrahimi     unsigned total_error_count = 0;
685*f5c631daSSadaf Ebrahimi     for (size_t i = 0; i < ARRAY_SIZE(kTests); i++) {
686*f5c631daSSadaf Ebrahimi       bool instruction_has_errors = false;
687*f5c631daSSadaf Ebrahimi       for (size_t j = 0; j < kTests[i].input_size; j++) {
688*f5c631daSSadaf Ebrahimi         uint32_t apsr = results[i]->outputs[j].apsr;
689*f5c631daSSadaf Ebrahimi         uint32_t rd = results[i]->outputs[j].rd;
690*f5c631daSSadaf Ebrahimi         uint32_t rn = results[i]->outputs[j].rn;
691*f5c631daSSadaf Ebrahimi         uint32_t apsr_input = kTests[i].inputs[j].apsr;
692*f5c631daSSadaf Ebrahimi         uint32_t rd_input = kTests[i].inputs[j].rd;
693*f5c631daSSadaf Ebrahimi         uint32_t rn_input = kTests[i].inputs[j].rn;
694*f5c631daSSadaf Ebrahimi         uint32_t apsr_ref = reference[i].outputs[j].apsr;
695*f5c631daSSadaf Ebrahimi         uint32_t rd_ref = reference[i].outputs[j].rd;
696*f5c631daSSadaf Ebrahimi         uint32_t rn_ref = reference[i].outputs[j].rn;
697*f5c631daSSadaf Ebrahimi 
698*f5c631daSSadaf Ebrahimi         if (((apsr != apsr_ref) || (rd != rd_ref) || (rn != rn_ref)) &&
699*f5c631daSSadaf Ebrahimi             (++total_error_count <= kErrorReportLimit)) {
700*f5c631daSSadaf Ebrahimi           // Print the instruction once even if it triggered multiple failures.
701*f5c631daSSadaf Ebrahimi           if (!instruction_has_errors) {
702*f5c631daSSadaf Ebrahimi             printf("Error(s) when testing \"%s %s\":\n",
703*f5c631daSSadaf Ebrahimi                    mnemonic,
704*f5c631daSSadaf Ebrahimi                    kTests[i].operands_description);
705*f5c631daSSadaf Ebrahimi             instruction_has_errors = true;
706*f5c631daSSadaf Ebrahimi           }
707*f5c631daSSadaf Ebrahimi           // Print subsequent errors.
708*f5c631daSSadaf Ebrahimi           printf("  Input:    ");
709*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, apsr_input);
710*f5c631daSSadaf Ebrahimi           printf(", ");
711*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rd_input);
712*f5c631daSSadaf Ebrahimi           printf(", ");
713*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rn_input);
714*f5c631daSSadaf Ebrahimi           printf("\n");
715*f5c631daSSadaf Ebrahimi           printf("  Expected: ");
716*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, apsr_ref);
717*f5c631daSSadaf Ebrahimi           printf(", ");
718*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rd_ref);
719*f5c631daSSadaf Ebrahimi           printf(", ");
720*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rn_ref);
721*f5c631daSSadaf Ebrahimi           printf("\n");
722*f5c631daSSadaf Ebrahimi           printf("  Found:    ");
723*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, apsr);
724*f5c631daSSadaf Ebrahimi           printf(", ");
725*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rd);
726*f5c631daSSadaf Ebrahimi           printf(", ");
727*f5c631daSSadaf Ebrahimi           printf("0x%08" PRIx32, rn);
728*f5c631daSSadaf Ebrahimi           printf("\n\n");
729*f5c631daSSadaf Ebrahimi         }
730*f5c631daSSadaf Ebrahimi       }
731*f5c631daSSadaf Ebrahimi     }
732*f5c631daSSadaf Ebrahimi 
733*f5c631daSSadaf Ebrahimi     if (total_error_count > kErrorReportLimit) {
734*f5c631daSSadaf Ebrahimi       printf("%u other errors follow.\n",
735*f5c631daSSadaf Ebrahimi              total_error_count - kErrorReportLimit);
736*f5c631daSSadaf Ebrahimi     }
737*f5c631daSSadaf Ebrahimi     VIXL_CHECK(total_error_count == 0);
738*f5c631daSSadaf Ebrahimi   } else {
739*f5c631daSSadaf Ebrahimi     VIXL_WARNING("Assembled the code, but did not run anything.\n");
740*f5c631daSSadaf Ebrahimi   }
741*f5c631daSSadaf Ebrahimi 
742*f5c631daSSadaf Ebrahimi   for (size_t i = 0; i < ARRAY_SIZE(kTests); i++) {
743*f5c631daSSadaf Ebrahimi     delete[] results[i]->outputs;
744*f5c631daSSadaf Ebrahimi     delete results[i];
745*f5c631daSSadaf Ebrahimi     delete[] scratch_memory_buffers[i];
746*f5c631daSSadaf Ebrahimi   }
747*f5c631daSSadaf Ebrahimi }
748*f5c631daSSadaf Ebrahimi 
749*f5c631daSSadaf Ebrahimi // Instantiate tests for each instruction in the list.
750*f5c631daSSadaf Ebrahimi // TODO: Remove this limitation by having a sandboxing mechanism.
751*f5c631daSSadaf Ebrahimi #if defined(VIXL_HOST_POINTER_32)
752*f5c631daSSadaf Ebrahimi #define TEST(mnemonic)                                                      \
753*f5c631daSSadaf Ebrahimi   void Test_##mnemonic() {                                                  \
754*f5c631daSSadaf Ebrahimi     TestHelper(&MacroAssembler::mnemonic, #mnemonic, kReference##mnemonic); \
755*f5c631daSSadaf Ebrahimi   }                                                                         \
756*f5c631daSSadaf Ebrahimi   Test test_##mnemonic(                                                     \
757*f5c631daSSadaf Ebrahimi       "AARCH32_SIMULATOR_COND_RD_OPERAND_RN_ROR_AMOUNT_" #mnemonic "_A32",  \
758*f5c631daSSadaf Ebrahimi       &Test_##mnemonic);
759*f5c631daSSadaf Ebrahimi #else
760*f5c631daSSadaf Ebrahimi #define TEST(mnemonic)                                                     \
761*f5c631daSSadaf Ebrahimi   void Test_##mnemonic() {                                                 \
762*f5c631daSSadaf Ebrahimi     VIXL_WARNING("This test can only run on a 32-bit host.\n");            \
763*f5c631daSSadaf Ebrahimi     USE(TestHelper);                                                       \
764*f5c631daSSadaf Ebrahimi   }                                                                        \
765*f5c631daSSadaf Ebrahimi   Test test_##mnemonic(                                                    \
766*f5c631daSSadaf Ebrahimi       "AARCH32_SIMULATOR_COND_RD_OPERAND_RN_ROR_AMOUNT_" #mnemonic "_A32", \
767*f5c631daSSadaf Ebrahimi       &Test_##mnemonic);
768*f5c631daSSadaf Ebrahimi #endif
769*f5c631daSSadaf Ebrahimi 
770*f5c631daSSadaf Ebrahimi FOREACH_INSTRUCTION(TEST)
771*f5c631daSSadaf Ebrahimi #undef TEST
772*f5c631daSSadaf Ebrahimi 
773*f5c631daSSadaf Ebrahimi }  // namespace
774*f5c631daSSadaf Ebrahimi #endif
775*f5c631daSSadaf Ebrahimi 
776*f5c631daSSadaf Ebrahimi }  // namespace aarch32
777*f5c631daSSadaf Ebrahimi }  // namespace vixl
778