1*9880d681SAndroid Build Coastguard Worker; Use CPU parameters to ensure that a CPU-specific attribute is not overriding the AVX definition. 2*9880d681SAndroid Build Coastguard Worker 3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s 4*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mcpu=corei7-avx | FileCheck %s 5*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mcpu=btver2 | FileCheck %s 6*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=-avx | FileCheck %s --check-prefix=SSE 7*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mcpu=corei7-avx -mattr=-avx | FileCheck %s --check-prefix=SSE 8*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mcpu=btver2 -mattr=-avx | FileCheck %s --check-prefix=SSE 9*9880d681SAndroid Build Coastguard Worker 10*9880d681SAndroid Build Coastguard Worker; No need to load unaligned operand from memory using an explicit instruction with AVX. 11*9880d681SAndroid Build Coastguard Worker; The operand should be folded into the AND instr. 12*9880d681SAndroid Build Coastguard Worker 13*9880d681SAndroid Build Coastguard Worker; With SSE, folding memory operands into math/logic ops requires 16-byte alignment 14*9880d681SAndroid Build Coastguard Worker; unless specially configured on some CPUs such as AMD Family 10H. 15*9880d681SAndroid Build Coastguard Worker 16*9880d681SAndroid Build Coastguard Workerdefine <4 x i32> @test1(<4 x i32>* %p0, <4 x i32> %in1) nounwind { 17*9880d681SAndroid Build Coastguard Worker %in0 = load <4 x i32>, <4 x i32>* %p0, align 2 18*9880d681SAndroid Build Coastguard Worker %a = and <4 x i32> %in0, %in1 19*9880d681SAndroid Build Coastguard Worker ret <4 x i32> %a 20*9880d681SAndroid Build Coastguard Worker 21*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @test1 22*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: vmovups 23*9880d681SAndroid Build Coastguard Worker; CHECK: vandps (%rdi), %xmm0, %xmm0 24*9880d681SAndroid Build Coastguard Worker; CHECK-NEXT: ret 25*9880d681SAndroid Build Coastguard Worker 26*9880d681SAndroid Build Coastguard Worker; SSE-LABEL: @test1 27*9880d681SAndroid Build Coastguard Worker; SSE: movups (%rdi), %xmm1 28*9880d681SAndroid Build Coastguard Worker; SSE-NEXT: andps %xmm1, %xmm0 29*9880d681SAndroid Build Coastguard Worker; SSE-NEXT: ret 30*9880d681SAndroid Build Coastguard Worker} 31*9880d681SAndroid Build Coastguard Worker 32