xref: /aosp_15_r20/external/llvm/test/CodeGen/Thumb2/machine-licm.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -relocation-model=dynamic-no-pic -disable-fp-elim | FileCheck %s
2*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -relocation-model=pic -disable-fp-elim | FileCheck %s --check-prefix=PIC
3*9880d681SAndroid Build Coastguard Worker; rdar://7353541
4*9880d681SAndroid Build Coastguard Worker; rdar://7354376
5*9880d681SAndroid Build Coastguard Worker
6*9880d681SAndroid Build Coastguard Worker@GV = external global i32                         ; <i32*> [#uses=2]
7*9880d681SAndroid Build Coastguard Worker
8*9880d681SAndroid Build Coastguard Workerdefine void @t1(i32* nocapture %vals, i32 %c) nounwind {
9*9880d681SAndroid Build Coastguard Workerentry:
10*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: t1:
11*9880d681SAndroid Build Coastguard Worker; CHECK: bxeq lr
12*9880d681SAndroid Build Coastguard Worker
13*9880d681SAndroid Build Coastguard Worker  %0 = icmp eq i32 %c, 0                          ; <i1> [#uses=1]
14*9880d681SAndroid Build Coastguard Worker  br i1 %0, label %return, label %bb.nph
15*9880d681SAndroid Build Coastguard Worker
16*9880d681SAndroid Build Coastguard Workerbb.nph:                                           ; preds = %entry
17*9880d681SAndroid Build Coastguard Worker; CHECK: movw r[[R2:[0-9]+]], :lower16:L_GV$non_lazy_ptr
18*9880d681SAndroid Build Coastguard Worker; CHECK: movt r[[R2]], :upper16:L_GV$non_lazy_ptr
19*9880d681SAndroid Build Coastguard Worker; CHECK: ldr{{(.w)?}} r[[R2b:[0-9]+]], [r[[R2]]
20*9880d681SAndroid Build Coastguard Worker; CHECK: ldr{{.*}}, [r[[R2b]]
21*9880d681SAndroid Build Coastguard Worker; CHECK: LBB0_
22*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: LCPI0_0:
23*9880d681SAndroid Build Coastguard Worker
24*9880d681SAndroid Build Coastguard Worker; PIC: movw r[[R2:[0-9]+]], :lower16:(L_GV$non_lazy_ptr-(LPC0_0+4))
25*9880d681SAndroid Build Coastguard Worker; PIC: movt r[[R2]], :upper16:(L_GV$non_lazy_ptr-(LPC0_0+4))
26*9880d681SAndroid Build Coastguard Worker; PIC: add r[[R2]], pc
27*9880d681SAndroid Build Coastguard Worker; PIC: ldr{{(.w)?}} r[[R2b:[0-9]+]], [r[[R2]]
28*9880d681SAndroid Build Coastguard Worker; PIC: ldr{{.*}}, [r[[R2b]]
29*9880d681SAndroid Build Coastguard Worker; PIC: LBB0_
30*9880d681SAndroid Build Coastguard Worker; PIC-NOT: LCPI0_0:
31*9880d681SAndroid Build Coastguard Worker; PIC: .section
32*9880d681SAndroid Build Coastguard Worker  %.pre = load i32, i32* @GV, align 4                  ; <i32> [#uses=1]
33*9880d681SAndroid Build Coastguard Worker  br label %bb
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Workerbb:                                               ; preds = %bb, %bb.nph
36*9880d681SAndroid Build Coastguard Worker  %1 = phi i32 [ %.pre, %bb.nph ], [ %3, %bb ]    ; <i32> [#uses=1]
37*9880d681SAndroid Build Coastguard Worker  %i.03 = phi i32 [ 0, %bb.nph ], [ %4, %bb ]     ; <i32> [#uses=2]
38*9880d681SAndroid Build Coastguard Worker  %scevgep = getelementptr i32, i32* %vals, i32 %i.03  ; <i32*> [#uses=1]
39*9880d681SAndroid Build Coastguard Worker  %2 = load i32, i32* %scevgep, align 4                ; <i32> [#uses=1]
40*9880d681SAndroid Build Coastguard Worker  %3 = add nsw i32 %1, %2                         ; <i32> [#uses=2]
41*9880d681SAndroid Build Coastguard Worker  store i32 %3, i32* @GV, align 4
42*9880d681SAndroid Build Coastguard Worker  %4 = add i32 %i.03, 1                           ; <i32> [#uses=2]
43*9880d681SAndroid Build Coastguard Worker  %exitcond = icmp eq i32 %4, %c                  ; <i1> [#uses=1]
44*9880d681SAndroid Build Coastguard Worker  br i1 %exitcond, label %return, label %bb
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Workerreturn:                                           ; preds = %bb, %entry
47*9880d681SAndroid Build Coastguard Worker  ret void
48*9880d681SAndroid Build Coastguard Worker}
49*9880d681SAndroid Build Coastguard Worker
50*9880d681SAndroid Build Coastguard Worker; rdar://8001136
51*9880d681SAndroid Build Coastguard Workerdefine void @t2(i8* %ptr1, i8* %ptr2) nounwind {
52*9880d681SAndroid Build Coastguard Workerentry:
53*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: t2:
54*9880d681SAndroid Build Coastguard Worker; CHECK: vmov.f32 q{{.*}}, #1.000000e+00
55*9880d681SAndroid Build Coastguard Worker  br i1 undef, label %bb1, label %bb2
56*9880d681SAndroid Build Coastguard Worker
57*9880d681SAndroid Build Coastguard Workerbb1:
58*9880d681SAndroid Build Coastguard Worker; CHECK: %bb1
59*9880d681SAndroid Build Coastguard Worker  %indvar = phi i32 [ %indvar.next, %bb1 ], [ 0, %entry ]
60*9880d681SAndroid Build Coastguard Worker  %tmp1 = shl i32 %indvar, 2
61*9880d681SAndroid Build Coastguard Worker  %gep1 = getelementptr i8, i8* %ptr1, i32 %tmp1
62*9880d681SAndroid Build Coastguard Worker  %tmp2 = call <4 x float> @llvm.arm.neon.vld1.v4f32.p0i8(i8* %gep1, i32 1)
63*9880d681SAndroid Build Coastguard Worker  %tmp3 = call <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float> <float 1.000000e+00, float 1.000000e+00, float 1.000000e+00, float 1.000000e+00>, <4 x float> %tmp2)
64*9880d681SAndroid Build Coastguard Worker  %gep2 = getelementptr i8, i8* %ptr2, i32 %tmp1
65*9880d681SAndroid Build Coastguard Worker  call void @llvm.arm.neon.vst1.p0i8.v4f32(i8* %gep2, <4 x float> %tmp3, i32 1)
66*9880d681SAndroid Build Coastguard Worker  %indvar.next = add i32 %indvar, 1
67*9880d681SAndroid Build Coastguard Worker  %cond = icmp eq i32 %indvar.next, 10
68*9880d681SAndroid Build Coastguard Worker  br i1 %cond, label %bb2, label %bb1
69*9880d681SAndroid Build Coastguard Worker
70*9880d681SAndroid Build Coastguard Workerbb2:
71*9880d681SAndroid Build Coastguard Worker  ret void
72*9880d681SAndroid Build Coastguard Worker}
73*9880d681SAndroid Build Coastguard Worker
74*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: LCPI1_0:
75*9880d681SAndroid Build Coastguard Worker
76*9880d681SAndroid Build Coastguard Workerdeclare <4 x float> @llvm.arm.neon.vld1.v4f32.p0i8(i8*, i32) nounwind readonly
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.neon.vst1.p0i8.v4f32(i8*, <4 x float>, i32) nounwind
79*9880d681SAndroid Build Coastguard Worker
80*9880d681SAndroid Build Coastguard Workerdeclare <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float>, <4 x float>) nounwind readnone
81*9880d681SAndroid Build Coastguard Worker
82*9880d681SAndroid Build Coastguard Worker; rdar://8241368
83*9880d681SAndroid Build Coastguard Worker; isel should not fold immediate into eor's which would have prevented LICM.
84*9880d681SAndroid Build Coastguard Workerdefine zeroext i16 @t3(i8 zeroext %data, i16 zeroext %crc) nounwind readnone {
85*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: t3:
86*9880d681SAndroid Build Coastguard Workerbb.nph:
87*9880d681SAndroid Build Coastguard Worker; CHECK: bb.nph
88*9880d681SAndroid Build Coastguard Worker; CHECK: movw {{(r[0-9])|(lr)}}, #32768
89*9880d681SAndroid Build Coastguard Worker; CHECK: movs {{(r[0-9]+)|(lr)}}, #0
90*9880d681SAndroid Build Coastguard Worker; CHECK: movw [[REGISTER:(r[0-9]+)|(lr)]], #16386
91*9880d681SAndroid Build Coastguard Worker; CHECK: movw {{(r[0-9]+)|(lr)}}, #65534
92*9880d681SAndroid Build Coastguard Worker; CHECK: movt {{(r[0-9]+)|(lr)}}, #65535
93*9880d681SAndroid Build Coastguard Worker  br label %bb
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Workerbb:                                               ; preds = %bb, %bb.nph
96*9880d681SAndroid Build Coastguard Worker; CHECK: bb
97*9880d681SAndroid Build Coastguard Worker; CHECK: eor.w
98*9880d681SAndroid Build Coastguard Worker; CHECK: eorne.w {{(r[0-9])|(lr)}}, {{(r[0-9])|(lr)}}, [[REGISTER]]
99*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: eor
100*9880d681SAndroid Build Coastguard Worker; CHECK: and
101*9880d681SAndroid Build Coastguard Worker  %data_addr.013 = phi i8 [ %data, %bb.nph ], [ %8, %bb ] ; <i8> [#uses=2]
102*9880d681SAndroid Build Coastguard Worker  %crc_addr.112 = phi i16 [ %crc, %bb.nph ], [ %crc_addr.2, %bb ] ; <i16> [#uses=3]
103*9880d681SAndroid Build Coastguard Worker  %i.011 = phi i8 [ 0, %bb.nph ], [ %7, %bb ]     ; <i8> [#uses=1]
104*9880d681SAndroid Build Coastguard Worker  %0 = trunc i16 %crc_addr.112 to i8              ; <i8> [#uses=1]
105*9880d681SAndroid Build Coastguard Worker  %1 = xor i8 %data_addr.013, %0                  ; <i8> [#uses=1]
106*9880d681SAndroid Build Coastguard Worker  %2 = and i8 %1, 1                               ; <i8> [#uses=1]
107*9880d681SAndroid Build Coastguard Worker  %3 = icmp eq i8 %2, 0                           ; <i1> [#uses=2]
108*9880d681SAndroid Build Coastguard Worker  %4 = xor i16 %crc_addr.112, 16386               ; <i16> [#uses=1]
109*9880d681SAndroid Build Coastguard Worker  %crc_addr.0 = select i1 %3, i16 %crc_addr.112, i16 %4 ; <i16> [#uses=1]
110*9880d681SAndroid Build Coastguard Worker  %5 = lshr i16 %crc_addr.0, 1                    ; <i16> [#uses=2]
111*9880d681SAndroid Build Coastguard Worker  %6 = or i16 %5, -32768                          ; <i16> [#uses=1]
112*9880d681SAndroid Build Coastguard Worker  %crc_addr.2 = select i1 %3, i16 %5, i16 %6      ; <i16> [#uses=2]
113*9880d681SAndroid Build Coastguard Worker  %7 = add i8 %i.011, 1                           ; <i8> [#uses=2]
114*9880d681SAndroid Build Coastguard Worker  %8 = lshr i8 %data_addr.013, 1                  ; <i8> [#uses=1]
115*9880d681SAndroid Build Coastguard Worker  %exitcond = icmp eq i8 %7, 8                    ; <i1> [#uses=1]
116*9880d681SAndroid Build Coastguard Worker  br i1 %exitcond, label %bb8, label %bb
117*9880d681SAndroid Build Coastguard Worker
118*9880d681SAndroid Build Coastguard Workerbb8:                                              ; preds = %bb
119*9880d681SAndroid Build Coastguard Worker  ret i16 %crc_addr.2
120*9880d681SAndroid Build Coastguard Worker}
121