1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -verify-machineinstrs 2*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -verify-machineinstrs -O0 3*9880d681SAndroid Build Coastguard Workertarget datalayout = "e-p:32:32:32-i1:8:32-i8:8:32-i16:16:32-i32:32:32-i64:32:32-f32:32:32-f64:32:32-v64:64:64-v128:128:128-a0:0:32-n32" 4*9880d681SAndroid Build Coastguard Workertarget triple = "thumbv7-apple-darwin10" 5*9880d681SAndroid Build Coastguard Worker 6*9880d681SAndroid Build Coastguard Worker; This function would crash LiveIntervalAnalysis by creating a chain of 4 INSERT_SUBREGs of the same register. 7*9880d681SAndroid Build Coastguard Workerdefine arm_apcscc void @NEON_vst4q_u32(i32* nocapture %sp0, i32* nocapture %sp1, i32* nocapture %sp2, i32* nocapture %sp3, i32* %dp) nounwind { 8*9880d681SAndroid Build Coastguard Workerentry: 9*9880d681SAndroid Build Coastguard Worker %0 = bitcast i32* %sp0 to <4 x i32>* ; <<4 x i32>*> [#uses=1] 10*9880d681SAndroid Build Coastguard Worker %1 = load <4 x i32>, <4 x i32>* %0, align 16 ; <<4 x i32>> [#uses=1] 11*9880d681SAndroid Build Coastguard Worker %2 = bitcast i32* %sp1 to <4 x i32>* ; <<4 x i32>*> [#uses=1] 12*9880d681SAndroid Build Coastguard Worker %3 = load <4 x i32>, <4 x i32>* %2, align 16 ; <<4 x i32>> [#uses=1] 13*9880d681SAndroid Build Coastguard Worker %4 = bitcast i32* %sp2 to <4 x i32>* ; <<4 x i32>*> [#uses=1] 14*9880d681SAndroid Build Coastguard Worker %5 = load <4 x i32>, <4 x i32>* %4, align 16 ; <<4 x i32>> [#uses=1] 15*9880d681SAndroid Build Coastguard Worker %6 = bitcast i32* %sp3 to <4 x i32>* ; <<4 x i32>*> [#uses=1] 16*9880d681SAndroid Build Coastguard Worker %7 = load <4 x i32>, <4 x i32>* %6, align 16 ; <<4 x i32>> [#uses=1] 17*9880d681SAndroid Build Coastguard Worker %8 = bitcast i32* %dp to i8* ; <i8*> [#uses=1] 18*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.neon.vst4.p0i8.v4i32(i8* %8, <4 x i32> %1, <4 x i32> %3, <4 x i32> %5, <4 x i32> %7, i32 1) 19*9880d681SAndroid Build Coastguard Worker ret void 20*9880d681SAndroid Build Coastguard Worker} 21*9880d681SAndroid Build Coastguard Worker 22*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.neon.vst4.p0i8.v4i32(i8*, <4 x i32>, <4 x i32>, <4 x i32>, <4 x i32>, i32) nounwind 23*9880d681SAndroid Build Coastguard Worker 24*9880d681SAndroid Build Coastguard Worker@sbuf = common global [16 x i32] zeroinitializer, align 16 ; <[16 x i32]*> [#uses=5] 25*9880d681SAndroid Build Coastguard Worker@dbuf = common global [16 x i32] zeroinitializer ; <[16 x i32]*> [#uses=2] 26*9880d681SAndroid Build Coastguard Worker 27*9880d681SAndroid Build Coastguard Worker; This function creates 4 chained INSERT_SUBREGS and then invokes the register scavenger. 28*9880d681SAndroid Build Coastguard Worker; The first INSERT_SUBREG needs an <undef> use operand for that to work. 29*9880d681SAndroid Build Coastguard Workerdefine arm_apcscc i32 @main() nounwind { 30*9880d681SAndroid Build Coastguard Workerbb.nph: 31*9880d681SAndroid Build Coastguard Worker br label %bb 32*9880d681SAndroid Build Coastguard Worker 33*9880d681SAndroid Build Coastguard Workerbb: ; preds = %bb, %bb.nph 34*9880d681SAndroid Build Coastguard Worker %0 = phi i32 [ 0, %bb.nph ], [ %1, %bb ] ; <i32> [#uses=4] 35*9880d681SAndroid Build Coastguard Worker %scevgep = getelementptr [16 x i32], [16 x i32]* @sbuf, i32 0, i32 %0 ; <i32*> [#uses=1] 36*9880d681SAndroid Build Coastguard Worker %scevgep5 = getelementptr [16 x i32], [16 x i32]* @dbuf, i32 0, i32 %0 ; <i32*> [#uses=1] 37*9880d681SAndroid Build Coastguard Worker store i32 %0, i32* %scevgep, align 4 38*9880d681SAndroid Build Coastguard Worker store i32 -1, i32* %scevgep5, align 4 39*9880d681SAndroid Build Coastguard Worker %1 = add nsw i32 %0, 1 ; <i32> [#uses=2] 40*9880d681SAndroid Build Coastguard Worker %exitcond = icmp eq i32 %1, 16 ; <i1> [#uses=1] 41*9880d681SAndroid Build Coastguard Worker br i1 %exitcond, label %bb2, label %bb 42*9880d681SAndroid Build Coastguard Worker 43*9880d681SAndroid Build Coastguard Workerbb2: ; preds = %bb 44*9880d681SAndroid Build Coastguard Worker %2 = load <4 x i32>, <4 x i32>* bitcast ([16 x i32]* @sbuf to <4 x i32>*), align 16 ; <<4 x i32>> [#uses=1] 45*9880d681SAndroid Build Coastguard Worker %3 = load <4 x i32>, <4 x i32>* bitcast (i32* getelementptr inbounds ([16 x i32], [16 x i32]* @sbuf, i32 0, i32 4) to <4 x i32>*), align 16 ; <<4 x i32>> [#uses=1] 46*9880d681SAndroid Build Coastguard Worker %4 = load <4 x i32>, <4 x i32>* bitcast (i32* getelementptr inbounds ([16 x i32], [16 x i32]* @sbuf, i32 0, i32 8) to <4 x i32>*), align 16 ; <<4 x i32>> [#uses=1] 47*9880d681SAndroid Build Coastguard Worker %5 = load <4 x i32>, <4 x i32>* bitcast (i32* getelementptr inbounds ([16 x i32], [16 x i32]* @sbuf, i32 0, i32 12) to <4 x i32>*), align 16 ; <<4 x i32>> [#uses=1] 48*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.neon.vst4.p0i8.v4i32(i8* bitcast ([16 x i32]* @dbuf to i8*), <4 x i32> %2, <4 x i32> %3, <4 x i32> %4, <4 x i32> %5, i32 1) nounwind 49*9880d681SAndroid Build Coastguard Worker ret i32 0 50*9880d681SAndroid Build Coastguard Worker} 51*9880d681SAndroid Build Coastguard Worker 52*9880d681SAndroid Build Coastguard Worker; PR12389 53*9880d681SAndroid Build Coastguard Worker; Make sure the DPair register class can spill. 54*9880d681SAndroid Build Coastguard Workerdefine void @pr12389(i8* %p) nounwind ssp { 55*9880d681SAndroid Build Coastguard Workerentry: 56*9880d681SAndroid Build Coastguard Worker %vld1 = tail call <4 x float> @llvm.arm.neon.vld1.v4f32.p0i8(i8* %p, i32 1) 57*9880d681SAndroid Build Coastguard Worker tail call void asm sideeffect "", "~{q0},~{q1},~{q2},~{q3},~{q4},~{q5},~{q6},~{q7},~{q8},~{q9},~{q10},~{q11},~{q12},~{q13},~{q14},~{q15}"() nounwind 58*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.neon.vst1.p0i8.v4f32(i8* %p, <4 x float> %vld1, i32 1) 59*9880d681SAndroid Build Coastguard Worker ret void 60*9880d681SAndroid Build Coastguard Worker} 61*9880d681SAndroid Build Coastguard Worker 62*9880d681SAndroid Build Coastguard Workerdeclare <4 x float> @llvm.arm.neon.vld1.v4f32.p0i8(i8*, i32) nounwind readonly 63*9880d681SAndroid Build Coastguard Worker 64*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.neon.vst1.p0i8.v4f32(i8*, <4 x float>, i32) nounwind 65*9880d681SAndroid Build Coastguard Worker 66*9880d681SAndroid Build Coastguard Worker; <rdar://problem/11101911> 67*9880d681SAndroid Build Coastguard Worker; When an strd is expanded into two str instructions, make sure the first str 68*9880d681SAndroid Build Coastguard Worker; doesn't kill the base register. This can happen if the base register is the 69*9880d681SAndroid Build Coastguard Worker; same as the data register. 70*9880d681SAndroid Build Coastguard Worker%class = type { i8*, %class*, i32 } 71*9880d681SAndroid Build Coastguard Workerdefine void @f11101911(%class* %this, i32 %num) ssp align 2 { 72*9880d681SAndroid Build Coastguard Workerentry: 73*9880d681SAndroid Build Coastguard Worker %p1 = getelementptr inbounds %class, %class* %this, i32 0, i32 1 74*9880d681SAndroid Build Coastguard Worker %p2 = getelementptr inbounds %class, %class* %this, i32 0, i32 2 75*9880d681SAndroid Build Coastguard Worker tail call void asm sideeffect "", "~{r1},~{r3},~{r5},~{r11},~{r13}"() nounwind 76*9880d681SAndroid Build Coastguard Worker store %class* %this, %class** %p1, align 4 77*9880d681SAndroid Build Coastguard Worker store i32 %num, i32* %p2, align 4 78*9880d681SAndroid Build Coastguard Worker ret void 79*9880d681SAndroid Build Coastguard Worker} 80*9880d681SAndroid Build Coastguard Worker 81*9880d681SAndroid Build Coastguard Worker; Check RAFast handling of inline assembly with many dense clobbers. 82*9880d681SAndroid Build Coastguard Worker; The large tuple aliases of the vector registers can cause problems. 83*9880d681SAndroid Build Coastguard Workerdefine void @rdar13249625(double* nocapture %p) nounwind { 84*9880d681SAndroid Build Coastguard Worker %1 = tail call double asm sideeffect "@ $0", "=w,~{d0},~{q1},~{q2},~{q3},~{q4},~{q5},~{q6},~{q7},~{q8},~{q9},~{q10},~{q11},~{q12},~{q13},~{q14},~{q15}"() nounwind 85*9880d681SAndroid Build Coastguard Worker store double %1, double* %p, align 4 86*9880d681SAndroid Build Coastguard Worker ret void 87*9880d681SAndroid Build Coastguard Worker} 88