1*9880d681SAndroid Build Coastguard Worker; Test 32-bit arithmetic shifts right. 2*9880d681SAndroid Build Coastguard Worker; 3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s 4*9880d681SAndroid Build Coastguard Worker 5*9880d681SAndroid Build Coastguard Worker; Check the low end of the SRA range. 6*9880d681SAndroid Build Coastguard Workerdefine i32 @f1(i32 %a) { 7*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f1: 8*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 1 9*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 10*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, 1 11*9880d681SAndroid Build Coastguard Worker ret i32 %shift 12*9880d681SAndroid Build Coastguard Worker} 13*9880d681SAndroid Build Coastguard Worker 14*9880d681SAndroid Build Coastguard Worker; Check the high end of the defined SRA range. 15*9880d681SAndroid Build Coastguard Workerdefine i32 @f2(i32 %a) { 16*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f2: 17*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 31 18*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 19*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, 31 20*9880d681SAndroid Build Coastguard Worker ret i32 %shift 21*9880d681SAndroid Build Coastguard Worker} 22*9880d681SAndroid Build Coastguard Worker 23*9880d681SAndroid Build Coastguard Worker; We don't generate shifts by out-of-range values. 24*9880d681SAndroid Build Coastguard Workerdefine i32 @f3(i32 %a) { 25*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f3: 26*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: sra %r2, 32 27*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 28*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, 32 29*9880d681SAndroid Build Coastguard Worker ret i32 %shift 30*9880d681SAndroid Build Coastguard Worker} 31*9880d681SAndroid Build Coastguard Worker 32*9880d681SAndroid Build Coastguard Worker; Make sure that we don't generate negative shift amounts. 33*9880d681SAndroid Build Coastguard Workerdefine i32 @f4(i32 %a, i32 %amt) { 34*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f4: 35*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: sra %r2, -1{{.*}} 36*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 37*9880d681SAndroid Build Coastguard Worker %sub = sub i32 %amt, 1 38*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %sub 39*9880d681SAndroid Build Coastguard Worker ret i32 %shift 40*9880d681SAndroid Build Coastguard Worker} 41*9880d681SAndroid Build Coastguard Worker 42*9880d681SAndroid Build Coastguard Worker; Check variable shifts. 43*9880d681SAndroid Build Coastguard Workerdefine i32 @f5(i32 %a, i32 %amt) { 44*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f5: 45*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 0(%r3) 46*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 47*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %amt 48*9880d681SAndroid Build Coastguard Worker ret i32 %shift 49*9880d681SAndroid Build Coastguard Worker} 50*9880d681SAndroid Build Coastguard Worker 51*9880d681SAndroid Build Coastguard Worker; Check shift amounts that have a constant term. 52*9880d681SAndroid Build Coastguard Workerdefine i32 @f6(i32 %a, i32 %amt) { 53*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f6: 54*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 10(%r3) 55*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 56*9880d681SAndroid Build Coastguard Worker %add = add i32 %amt, 10 57*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %add 58*9880d681SAndroid Build Coastguard Worker ret i32 %shift 59*9880d681SAndroid Build Coastguard Worker} 60*9880d681SAndroid Build Coastguard Worker 61*9880d681SAndroid Build Coastguard Worker; ...and again with a truncated 64-bit shift amount. 62*9880d681SAndroid Build Coastguard Workerdefine i32 @f7(i32 %a, i64 %amt) { 63*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f7: 64*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 10(%r3) 65*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 66*9880d681SAndroid Build Coastguard Worker %add = add i64 %amt, 10 67*9880d681SAndroid Build Coastguard Worker %trunc = trunc i64 %add to i32 68*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %trunc 69*9880d681SAndroid Build Coastguard Worker ret i32 %shift 70*9880d681SAndroid Build Coastguard Worker} 71*9880d681SAndroid Build Coastguard Worker 72*9880d681SAndroid Build Coastguard Worker; Check shift amounts that have the largest in-range constant term. We could 73*9880d681SAndroid Build Coastguard Worker; mask the amount instead. 74*9880d681SAndroid Build Coastguard Workerdefine i32 @f8(i32 %a, i32 %amt) { 75*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f8: 76*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 4095(%r3) 77*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 78*9880d681SAndroid Build Coastguard Worker %add = add i32 %amt, 4095 79*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %add 80*9880d681SAndroid Build Coastguard Worker ret i32 %shift 81*9880d681SAndroid Build Coastguard Worker} 82*9880d681SAndroid Build Coastguard Worker 83*9880d681SAndroid Build Coastguard Worker; Check the next value up. Again, we could mask the amount instead. 84*9880d681SAndroid Build Coastguard Workerdefine i32 @f9(i32 %a, i32 %amt) { 85*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f9: 86*9880d681SAndroid Build Coastguard Worker; CHECK: ahi %r3, 4096 87*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 0(%r3) 88*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 89*9880d681SAndroid Build Coastguard Worker %add = add i32 %amt, 4096 90*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %add 91*9880d681SAndroid Build Coastguard Worker ret i32 %shift 92*9880d681SAndroid Build Coastguard Worker} 93*9880d681SAndroid Build Coastguard Worker 94*9880d681SAndroid Build Coastguard Worker; Check that we don't try to generate "indexed" shifts. 95*9880d681SAndroid Build Coastguard Workerdefine i32 @f10(i32 %a, i32 %b, i32 %c) { 96*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f10: 97*9880d681SAndroid Build Coastguard Worker; CHECK: ar {{%r3, %r4|%r4, %r3}} 98*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 0({{%r[34]}}) 99*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 100*9880d681SAndroid Build Coastguard Worker %add = add i32 %b, %c 101*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %add 102*9880d681SAndroid Build Coastguard Worker ret i32 %shift 103*9880d681SAndroid Build Coastguard Worker} 104*9880d681SAndroid Build Coastguard Worker 105*9880d681SAndroid Build Coastguard Worker; Check that the shift amount uses an address register. It cannot be in %r0. 106*9880d681SAndroid Build Coastguard Workerdefine i32 @f11(i32 %a, i32 *%ptr) { 107*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f11: 108*9880d681SAndroid Build Coastguard Worker; CHECK: l %r1, 0(%r3) 109*9880d681SAndroid Build Coastguard Worker; CHECK: sra %r2, 0(%r1) 110*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 111*9880d681SAndroid Build Coastguard Worker %amt = load i32 , i32 *%ptr 112*9880d681SAndroid Build Coastguard Worker %shift = ashr i32 %a, %amt 113*9880d681SAndroid Build Coastguard Worker ret i32 %shift 114*9880d681SAndroid Build Coastguard Worker} 115