1*9880d681SAndroid Build Coastguard Worker; Testg 64-bit unsigned division and remainder. 2*9880d681SAndroid Build Coastguard Worker; 3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s 4*9880d681SAndroid Build Coastguard Worker 5*9880d681SAndroid Build Coastguard Workerdeclare i64 @foo() 6*9880d681SAndroid Build Coastguard Worker 7*9880d681SAndroid Build Coastguard Worker; Testg register division. The result is in the second of the two registers. 8*9880d681SAndroid Build Coastguard Workerdefine void @f1(i64 %dummy, i64 %a, i64 %b, i64 *%dest) { 9*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f1: 10*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 11*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 12*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 13*9880d681SAndroid Build Coastguard Worker; CHECK: dlgr %r2, %r4 14*9880d681SAndroid Build Coastguard Worker; CHECK: stg %r3, 0(%r5) 15*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 16*9880d681SAndroid Build Coastguard Worker %div = udiv i64 %a, %b 17*9880d681SAndroid Build Coastguard Worker store i64 %div, i64 *%dest 18*9880d681SAndroid Build Coastguard Worker ret void 19*9880d681SAndroid Build Coastguard Worker} 20*9880d681SAndroid Build Coastguard Worker 21*9880d681SAndroid Build Coastguard Worker; Testg register remainder. The result is in the first of the two registers. 22*9880d681SAndroid Build Coastguard Workerdefine void @f2(i64 %dummy, i64 %a, i64 %b, i64 *%dest) { 23*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f2: 24*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 25*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 26*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 27*9880d681SAndroid Build Coastguard Worker; CHECK: dlgr %r2, %r4 28*9880d681SAndroid Build Coastguard Worker; CHECK: stg %r2, 0(%r5) 29*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 30*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 31*9880d681SAndroid Build Coastguard Worker store i64 %rem, i64 *%dest 32*9880d681SAndroid Build Coastguard Worker ret void 33*9880d681SAndroid Build Coastguard Worker} 34*9880d681SAndroid Build Coastguard Worker 35*9880d681SAndroid Build Coastguard Worker; Testg that division and remainder use a single instruction. 36*9880d681SAndroid Build Coastguard Workerdefine i64 @f3(i64 %dummy1, i64 %a, i64 %b) { 37*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f3: 38*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 39*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 40*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 41*9880d681SAndroid Build Coastguard Worker; CHECK: dlgr %r2, %r4 42*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: dlgr 43*9880d681SAndroid Build Coastguard Worker; CHECK: ogr %r2, %r3 44*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 45*9880d681SAndroid Build Coastguard Worker %div = udiv i64 %a, %b 46*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 47*9880d681SAndroid Build Coastguard Worker %or = or i64 %rem, %div 48*9880d681SAndroid Build Coastguard Worker ret i64 %or 49*9880d681SAndroid Build Coastguard Worker} 50*9880d681SAndroid Build Coastguard Worker 51*9880d681SAndroid Build Coastguard Worker; Testg memory division with no displacement. 52*9880d681SAndroid Build Coastguard Workerdefine void @f4(i64 %dummy, i64 %a, i64 *%src, i64 *%dest) { 53*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f4: 54*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 55*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 56*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 57*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 0(%r4) 58*9880d681SAndroid Build Coastguard Worker; CHECK: stg %r3, 0(%r5) 59*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 60*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%src 61*9880d681SAndroid Build Coastguard Worker %div = udiv i64 %a, %b 62*9880d681SAndroid Build Coastguard Worker store i64 %div, i64 *%dest 63*9880d681SAndroid Build Coastguard Worker ret void 64*9880d681SAndroid Build Coastguard Worker} 65*9880d681SAndroid Build Coastguard Worker 66*9880d681SAndroid Build Coastguard Worker; Testg memory remainder with no displacement. 67*9880d681SAndroid Build Coastguard Workerdefine void @f5(i64 %dummy, i64 %a, i64 *%src, i64 *%dest) { 68*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f5: 69*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 70*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 71*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 72*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 0(%r4) 73*9880d681SAndroid Build Coastguard Worker; CHECK: stg %r2, 0(%r5) 74*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 75*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%src 76*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 77*9880d681SAndroid Build Coastguard Worker store i64 %rem, i64 *%dest 78*9880d681SAndroid Build Coastguard Worker ret void 79*9880d681SAndroid Build Coastguard Worker} 80*9880d681SAndroid Build Coastguard Worker 81*9880d681SAndroid Build Coastguard Worker; Testg both memory division and memory remainder. 82*9880d681SAndroid Build Coastguard Workerdefine i64 @f6(i64 %dummy, i64 %a, i64 *%src) { 83*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f6: 84*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 85*9880d681SAndroid Build Coastguard Worker; CHECK: {{llill|lghi}} %r2, 0 86*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: %r3 87*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 0(%r4) 88*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: {{dlg|dlgr}} 89*9880d681SAndroid Build Coastguard Worker; CHECK: ogr %r2, %r3 90*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 91*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%src 92*9880d681SAndroid Build Coastguard Worker %div = udiv i64 %a, %b 93*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 94*9880d681SAndroid Build Coastguard Worker %or = or i64 %rem, %div 95*9880d681SAndroid Build Coastguard Worker ret i64 %or 96*9880d681SAndroid Build Coastguard Worker} 97*9880d681SAndroid Build Coastguard Worker 98*9880d681SAndroid Build Coastguard Worker; Check the high end of the DLG range. 99*9880d681SAndroid Build Coastguard Workerdefine i64 @f7(i64 %dummy, i64 %a, i64 *%src) { 100*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f7: 101*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 524280(%r4) 102*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 103*9880d681SAndroid Build Coastguard Worker %ptr = getelementptr i64, i64 *%src, i64 65535 104*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 105*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 106*9880d681SAndroid Build Coastguard Worker ret i64 %rem 107*9880d681SAndroid Build Coastguard Worker} 108*9880d681SAndroid Build Coastguard Worker 109*9880d681SAndroid Build Coastguard Worker; Check the next doubleword up, which needs separate address logic. 110*9880d681SAndroid Build Coastguard Worker; Other sequences besides this one would be OK. 111*9880d681SAndroid Build Coastguard Workerdefine i64 @f8(i64 %dummy, i64 %a, i64 *%src) { 112*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f8: 113*9880d681SAndroid Build Coastguard Worker; CHECK: agfi %r4, 524288 114*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 0(%r4) 115*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 116*9880d681SAndroid Build Coastguard Worker %ptr = getelementptr i64, i64 *%src, i64 65536 117*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 118*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 119*9880d681SAndroid Build Coastguard Worker ret i64 %rem 120*9880d681SAndroid Build Coastguard Worker} 121*9880d681SAndroid Build Coastguard Worker 122*9880d681SAndroid Build Coastguard Worker; Check the high end of the negative aligned DLG range. 123*9880d681SAndroid Build Coastguard Workerdefine i64 @f9(i64 %dummy, i64 %a, i64 *%src) { 124*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f9: 125*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, -8(%r4) 126*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 127*9880d681SAndroid Build Coastguard Worker %ptr = getelementptr i64, i64 *%src, i64 -1 128*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 129*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 130*9880d681SAndroid Build Coastguard Worker ret i64 %rem 131*9880d681SAndroid Build Coastguard Worker} 132*9880d681SAndroid Build Coastguard Worker 133*9880d681SAndroid Build Coastguard Worker; Check the low end of the DLG range. 134*9880d681SAndroid Build Coastguard Workerdefine i64 @f10(i64 %dummy, i64 %a, i64 *%src) { 135*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f10: 136*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, -524288(%r4) 137*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 138*9880d681SAndroid Build Coastguard Worker %ptr = getelementptr i64, i64 *%src, i64 -65536 139*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 140*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 141*9880d681SAndroid Build Coastguard Worker ret i64 %rem 142*9880d681SAndroid Build Coastguard Worker} 143*9880d681SAndroid Build Coastguard Worker 144*9880d681SAndroid Build Coastguard Worker; Check the next doubleword down, which needs separate address logic. 145*9880d681SAndroid Build Coastguard Worker; Other sequences besides this one would be OK. 146*9880d681SAndroid Build Coastguard Workerdefine i64 @f11(i64 %dummy, i64 %a, i64 *%src) { 147*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f11: 148*9880d681SAndroid Build Coastguard Worker; CHECK: agfi %r4, -524296 149*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 0(%r4) 150*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 151*9880d681SAndroid Build Coastguard Worker %ptr = getelementptr i64, i64 *%src, i64 -65537 152*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 153*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 154*9880d681SAndroid Build Coastguard Worker ret i64 %rem 155*9880d681SAndroid Build Coastguard Worker} 156*9880d681SAndroid Build Coastguard Worker 157*9880d681SAndroid Build Coastguard Worker; Check that DLG allows an index. 158*9880d681SAndroid Build Coastguard Workerdefine i64 @f12(i64 %dummy, i64 %a, i64 %src, i64 %index) { 159*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f12: 160*9880d681SAndroid Build Coastguard Worker; CHECK: dlg %r2, 524287(%r5,%r4) 161*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 162*9880d681SAndroid Build Coastguard Worker %add1 = add i64 %src, %index 163*9880d681SAndroid Build Coastguard Worker %add2 = add i64 %add1, 524287 164*9880d681SAndroid Build Coastguard Worker %ptr = inttoptr i64 %add2 to i64 * 165*9880d681SAndroid Build Coastguard Worker %b = load i64 , i64 *%ptr 166*9880d681SAndroid Build Coastguard Worker %rem = urem i64 %a, %b 167*9880d681SAndroid Build Coastguard Worker ret i64 %rem 168*9880d681SAndroid Build Coastguard Worker} 169*9880d681SAndroid Build Coastguard Worker 170*9880d681SAndroid Build Coastguard Worker; Check that divisions of spilled values can use DLG rather than DLGR. 171*9880d681SAndroid Build Coastguard Workerdefine i64 @f13(i64 *%ptr0) { 172*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f13: 173*9880d681SAndroid Build Coastguard Worker; CHECK: brasl %r14, foo@PLT 174*9880d681SAndroid Build Coastguard Worker; CHECK: dlg {{%r[0-9]+}}, 160(%r15) 175*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14 176*9880d681SAndroid Build Coastguard Worker %ptr1 = getelementptr i64, i64 *%ptr0, i64 2 177*9880d681SAndroid Build Coastguard Worker %ptr2 = getelementptr i64, i64 *%ptr0, i64 4 178*9880d681SAndroid Build Coastguard Worker %ptr3 = getelementptr i64, i64 *%ptr0, i64 6 179*9880d681SAndroid Build Coastguard Worker %ptr4 = getelementptr i64, i64 *%ptr0, i64 8 180*9880d681SAndroid Build Coastguard Worker %ptr5 = getelementptr i64, i64 *%ptr0, i64 10 181*9880d681SAndroid Build Coastguard Worker %ptr6 = getelementptr i64, i64 *%ptr0, i64 12 182*9880d681SAndroid Build Coastguard Worker %ptr7 = getelementptr i64, i64 *%ptr0, i64 14 183*9880d681SAndroid Build Coastguard Worker %ptr8 = getelementptr i64, i64 *%ptr0, i64 16 184*9880d681SAndroid Build Coastguard Worker %ptr9 = getelementptr i64, i64 *%ptr0, i64 18 185*9880d681SAndroid Build Coastguard Worker %ptr10 = getelementptr i64, i64 *%ptr0, i64 20 186*9880d681SAndroid Build Coastguard Worker 187*9880d681SAndroid Build Coastguard Worker %val0 = load i64 , i64 *%ptr0 188*9880d681SAndroid Build Coastguard Worker %val1 = load i64 , i64 *%ptr1 189*9880d681SAndroid Build Coastguard Worker %val2 = load i64 , i64 *%ptr2 190*9880d681SAndroid Build Coastguard Worker %val3 = load i64 , i64 *%ptr3 191*9880d681SAndroid Build Coastguard Worker %val4 = load i64 , i64 *%ptr4 192*9880d681SAndroid Build Coastguard Worker %val5 = load i64 , i64 *%ptr5 193*9880d681SAndroid Build Coastguard Worker %val6 = load i64 , i64 *%ptr6 194*9880d681SAndroid Build Coastguard Worker %val7 = load i64 , i64 *%ptr7 195*9880d681SAndroid Build Coastguard Worker %val8 = load i64 , i64 *%ptr8 196*9880d681SAndroid Build Coastguard Worker %val9 = load i64 , i64 *%ptr9 197*9880d681SAndroid Build Coastguard Worker %val10 = load i64 , i64 *%ptr10 198*9880d681SAndroid Build Coastguard Worker 199*9880d681SAndroid Build Coastguard Worker %ret = call i64 @foo() 200*9880d681SAndroid Build Coastguard Worker 201*9880d681SAndroid Build Coastguard Worker %div0 = udiv i64 %ret, %val0 202*9880d681SAndroid Build Coastguard Worker %div1 = udiv i64 %div0, %val1 203*9880d681SAndroid Build Coastguard Worker %div2 = udiv i64 %div1, %val2 204*9880d681SAndroid Build Coastguard Worker %div3 = udiv i64 %div2, %val3 205*9880d681SAndroid Build Coastguard Worker %div4 = udiv i64 %div3, %val4 206*9880d681SAndroid Build Coastguard Worker %div5 = udiv i64 %div4, %val5 207*9880d681SAndroid Build Coastguard Worker %div6 = udiv i64 %div5, %val6 208*9880d681SAndroid Build Coastguard Worker %div7 = udiv i64 %div6, %val7 209*9880d681SAndroid Build Coastguard Worker %div8 = udiv i64 %div7, %val8 210*9880d681SAndroid Build Coastguard Worker %div9 = udiv i64 %div8, %val9 211*9880d681SAndroid Build Coastguard Worker %div10 = udiv i64 %div9, %val10 212*9880d681SAndroid Build Coastguard Worker 213*9880d681SAndroid Build Coastguard Worker ret i64 %div10 214*9880d681SAndroid Build Coastguard Worker} 215