xref: /aosp_15_r20/external/llvm/test/CodeGen/SystemZ/cmpxchg-03.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; Test 32-bit compare and swap.
2*9880d681SAndroid Build Coastguard Worker;
3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
4*9880d681SAndroid Build Coastguard Worker
5*9880d681SAndroid Build Coastguard Worker; Check the low end of the CS range.
6*9880d681SAndroid Build Coastguard Workerdefine i32 @f1(i32 %cmp, i32 %swap, i32 *%src) {
7*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f1:
8*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 0(%r4)
9*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
10*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%src, i32 %cmp, i32 %swap seq_cst seq_cst
11*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
12*9880d681SAndroid Build Coastguard Worker  ret i32 %val
13*9880d681SAndroid Build Coastguard Worker}
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker; Check the high end of the aligned CS range.
16*9880d681SAndroid Build Coastguard Workerdefine i32 @f2(i32 %cmp, i32 %swap, i32 *%src) {
17*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f2:
18*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 4092(%r4)
19*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
20*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 1023
21*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
22*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
23*9880d681SAndroid Build Coastguard Worker  ret i32 %val
24*9880d681SAndroid Build Coastguard Worker}
25*9880d681SAndroid Build Coastguard Worker
26*9880d681SAndroid Build Coastguard Worker; Check the next word up, which should use CSY instead of CS.
27*9880d681SAndroid Build Coastguard Workerdefine i32 @f3(i32 %cmp, i32 %swap, i32 *%src) {
28*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f3:
29*9880d681SAndroid Build Coastguard Worker; CHECK: csy %r2, %r3, 4096(%r4)
30*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
31*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 1024
32*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
33*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
34*9880d681SAndroid Build Coastguard Worker  ret i32 %val
35*9880d681SAndroid Build Coastguard Worker}
36*9880d681SAndroid Build Coastguard Worker
37*9880d681SAndroid Build Coastguard Worker; Check the high end of the aligned CSY range.
38*9880d681SAndroid Build Coastguard Workerdefine i32 @f4(i32 %cmp, i32 %swap, i32 *%src) {
39*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f4:
40*9880d681SAndroid Build Coastguard Worker; CHECK: csy %r2, %r3, 524284(%r4)
41*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
42*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 131071
43*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
44*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
45*9880d681SAndroid Build Coastguard Worker  ret i32 %val
46*9880d681SAndroid Build Coastguard Worker}
47*9880d681SAndroid Build Coastguard Worker
48*9880d681SAndroid Build Coastguard Worker; Check the next word up, which needs separate address logic.
49*9880d681SAndroid Build Coastguard Worker; Other sequences besides this one would be OK.
50*9880d681SAndroid Build Coastguard Workerdefine i32 @f5(i32 %cmp, i32 %swap, i32 *%src) {
51*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f5:
52*9880d681SAndroid Build Coastguard Worker; CHECK: agfi %r4, 524288
53*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 0(%r4)
54*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
55*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 131072
56*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
57*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
58*9880d681SAndroid Build Coastguard Worker  ret i32 %val
59*9880d681SAndroid Build Coastguard Worker}
60*9880d681SAndroid Build Coastguard Worker
61*9880d681SAndroid Build Coastguard Worker; Check the high end of the negative aligned CSY range.
62*9880d681SAndroid Build Coastguard Workerdefine i32 @f6(i32 %cmp, i32 %swap, i32 *%src) {
63*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f6:
64*9880d681SAndroid Build Coastguard Worker; CHECK: csy %r2, %r3, -4(%r4)
65*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
66*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 -1
67*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
68*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
69*9880d681SAndroid Build Coastguard Worker  ret i32 %val
70*9880d681SAndroid Build Coastguard Worker}
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker; Check the low end of the CSY range.
73*9880d681SAndroid Build Coastguard Workerdefine i32 @f7(i32 %cmp, i32 %swap, i32 *%src) {
74*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f7:
75*9880d681SAndroid Build Coastguard Worker; CHECK: csy %r2, %r3, -524288(%r4)
76*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
77*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 -131072
78*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
79*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
80*9880d681SAndroid Build Coastguard Worker  ret i32 %val
81*9880d681SAndroid Build Coastguard Worker}
82*9880d681SAndroid Build Coastguard Worker
83*9880d681SAndroid Build Coastguard Worker; Check the next word down, which needs separate address logic.
84*9880d681SAndroid Build Coastguard Worker; Other sequences besides this one would be OK.
85*9880d681SAndroid Build Coastguard Workerdefine i32 @f8(i32 %cmp, i32 %swap, i32 *%src) {
86*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f8:
87*9880d681SAndroid Build Coastguard Worker; CHECK: agfi %r4, -524292
88*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 0(%r4)
89*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
90*9880d681SAndroid Build Coastguard Worker  %ptr = getelementptr i32, i32 *%src, i64 -131073
91*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
92*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
93*9880d681SAndroid Build Coastguard Worker  ret i32 %val
94*9880d681SAndroid Build Coastguard Worker}
95*9880d681SAndroid Build Coastguard Worker
96*9880d681SAndroid Build Coastguard Worker; Check that CS does not allow an index.
97*9880d681SAndroid Build Coastguard Workerdefine i32 @f9(i32 %cmp, i32 %swap, i64 %src, i64 %index) {
98*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f9:
99*9880d681SAndroid Build Coastguard Worker; CHECK: agr %r4, %r5
100*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 0(%r4)
101*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
102*9880d681SAndroid Build Coastguard Worker  %add1 = add i64 %src, %index
103*9880d681SAndroid Build Coastguard Worker  %ptr = inttoptr i64 %add1 to i32 *
104*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
105*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
106*9880d681SAndroid Build Coastguard Worker  ret i32 %val
107*9880d681SAndroid Build Coastguard Worker}
108*9880d681SAndroid Build Coastguard Worker
109*9880d681SAndroid Build Coastguard Worker; Check that CSY does not allow an index.
110*9880d681SAndroid Build Coastguard Workerdefine i32 @f10(i32 %cmp, i32 %swap, i64 %src, i64 %index) {
111*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f10:
112*9880d681SAndroid Build Coastguard Worker; CHECK: agr %r4, %r5
113*9880d681SAndroid Build Coastguard Worker; CHECK: csy %r2, %r3, 4096(%r4)
114*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
115*9880d681SAndroid Build Coastguard Worker  %add1 = add i64 %src, %index
116*9880d681SAndroid Build Coastguard Worker  %add2 = add i64 %add1, 4096
117*9880d681SAndroid Build Coastguard Worker  %ptr = inttoptr i64 %add2 to i32 *
118*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 %swap seq_cst seq_cst
119*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
120*9880d681SAndroid Build Coastguard Worker  ret i32 %val
121*9880d681SAndroid Build Coastguard Worker}
122*9880d681SAndroid Build Coastguard Worker
123*9880d681SAndroid Build Coastguard Worker; Check that a constant %cmp value is loaded into a register first.
124*9880d681SAndroid Build Coastguard Workerdefine i32 @f11(i32 %dummy, i32 %swap, i32 *%ptr) {
125*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f11:
126*9880d681SAndroid Build Coastguard Worker; CHECK: lhi %r2, 1001
127*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, %r3, 0(%r4)
128*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
129*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 1001, i32 %swap seq_cst seq_cst
130*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
131*9880d681SAndroid Build Coastguard Worker  ret i32 %val
132*9880d681SAndroid Build Coastguard Worker}
133*9880d681SAndroid Build Coastguard Worker
134*9880d681SAndroid Build Coastguard Worker; Check that a constant %swap value is loaded into a register first.
135*9880d681SAndroid Build Coastguard Workerdefine i32 @f12(i32 %cmp, i32 *%ptr) {
136*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f12:
137*9880d681SAndroid Build Coastguard Worker; CHECK: lhi [[SWAP:%r[0-9]+]], 1002
138*9880d681SAndroid Build Coastguard Worker; CHECK: cs %r2, [[SWAP]], 0(%r3)
139*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
140*9880d681SAndroid Build Coastguard Worker  %pair = cmpxchg i32 *%ptr, i32 %cmp, i32 1002 seq_cst seq_cst
141*9880d681SAndroid Build Coastguard Worker  %val = extractvalue { i32, i1 } %pair, 0
142*9880d681SAndroid Build Coastguard Worker  ret i32 %val
143*9880d681SAndroid Build Coastguard Worker}
144