1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s | FileCheck %s 2*9880d681SAndroid Build Coastguard Workertarget datalayout = "E-m:e-i64:64-n32:64" 3*9880d681SAndroid Build Coastguard Workertarget triple = "powerpc64-unknown-linux-gnu" 4*9880d681SAndroid Build Coastguard Worker 5*9880d681SAndroid Build Coastguard Worker; FIXME: We should check the operands to the cr* logical operation itself, but 6*9880d681SAndroid Build Coastguard Worker; unfortunately, FileCheck does not yet understand how to do arithmetic, so we 7*9880d681SAndroid Build Coastguard Worker; can't do so without introducing a register-allocation dependency. 8*9880d681SAndroid Build Coastguard Worker 9*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32slt(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 10*9880d681SAndroid Build Coastguard Workerentry: 11*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 12*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 13*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 14*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 15*9880d681SAndroid Build Coastguard Worker ret i32 %cond 16*9880d681SAndroid Build Coastguard Worker 17*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32slt 18*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 19*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 20*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 21*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 22*9880d681SAndroid Build Coastguard Worker; CHECK: blr 23*9880d681SAndroid Build Coastguard Worker} 24*9880d681SAndroid Build Coastguard Worker 25*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32ult(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 26*9880d681SAndroid Build Coastguard Workerentry: 27*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 28*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 29*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 30*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 31*9880d681SAndroid Build Coastguard Worker ret i32 %cond 32*9880d681SAndroid Build Coastguard Worker 33*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32ult 34*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 35*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 36*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 37*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 38*9880d681SAndroid Build Coastguard Worker; CHECK: blr 39*9880d681SAndroid Build Coastguard Worker} 40*9880d681SAndroid Build Coastguard Worker 41*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32sle(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 42*9880d681SAndroid Build Coastguard Workerentry: 43*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 44*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 45*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 46*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 47*9880d681SAndroid Build Coastguard Worker ret i32 %cond 48*9880d681SAndroid Build Coastguard Worker 49*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32sle 50*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 51*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 52*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 53*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 54*9880d681SAndroid Build Coastguard Worker; CHECK: blr 55*9880d681SAndroid Build Coastguard Worker} 56*9880d681SAndroid Build Coastguard Worker 57*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32ule(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 58*9880d681SAndroid Build Coastguard Workerentry: 59*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 60*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 61*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 62*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 63*9880d681SAndroid Build Coastguard Worker ret i32 %cond 64*9880d681SAndroid Build Coastguard Worker 65*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32ule 66*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 67*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 68*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 69*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 70*9880d681SAndroid Build Coastguard Worker; CHECK: blr 71*9880d681SAndroid Build Coastguard Worker} 72*9880d681SAndroid Build Coastguard Worker 73*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32eq(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 74*9880d681SAndroid Build Coastguard Workerentry: 75*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 76*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 77*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 78*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 79*9880d681SAndroid Build Coastguard Worker ret i32 %cond 80*9880d681SAndroid Build Coastguard Worker 81*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32eq 82*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 83*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 84*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 85*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 86*9880d681SAndroid Build Coastguard Worker; CHECK: blr 87*9880d681SAndroid Build Coastguard Worker} 88*9880d681SAndroid Build Coastguard Worker 89*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32sge(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 90*9880d681SAndroid Build Coastguard Workerentry: 91*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 92*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 93*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 94*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 95*9880d681SAndroid Build Coastguard Worker ret i32 %cond 96*9880d681SAndroid Build Coastguard Worker 97*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32sge 98*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 99*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 100*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 101*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 102*9880d681SAndroid Build Coastguard Worker; CHECK: blr 103*9880d681SAndroid Build Coastguard Worker} 104*9880d681SAndroid Build Coastguard Worker 105*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32uge(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 106*9880d681SAndroid Build Coastguard Workerentry: 107*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 108*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 109*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 110*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 111*9880d681SAndroid Build Coastguard Worker ret i32 %cond 112*9880d681SAndroid Build Coastguard Worker 113*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32uge 114*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 115*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 116*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 117*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 118*9880d681SAndroid Build Coastguard Worker; CHECK: blr 119*9880d681SAndroid Build Coastguard Worker} 120*9880d681SAndroid Build Coastguard Worker 121*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32sgt(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 122*9880d681SAndroid Build Coastguard Workerentry: 123*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 124*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 125*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 126*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 127*9880d681SAndroid Build Coastguard Worker ret i32 %cond 128*9880d681SAndroid Build Coastguard Worker 129*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32sgt 130*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 131*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 132*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 133*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 134*9880d681SAndroid Build Coastguard Worker; CHECK: blr 135*9880d681SAndroid Build Coastguard Worker} 136*9880d681SAndroid Build Coastguard Worker 137*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32ugt(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 138*9880d681SAndroid Build Coastguard Workerentry: 139*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 140*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 141*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 142*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 143*9880d681SAndroid Build Coastguard Worker ret i32 %cond 144*9880d681SAndroid Build Coastguard Worker 145*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32ugt 146*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 147*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 148*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 149*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 150*9880d681SAndroid Build Coastguard Worker; CHECK: blr 151*9880d681SAndroid Build Coastguard Worker} 152*9880d681SAndroid Build Coastguard Worker 153*9880d681SAndroid Build Coastguard Workerdefine signext i32 @testi32ne(i32 signext %c1, i32 signext %c2, i32 signext %c3, i32 signext %c4, i32 signext %a1, i32 signext %a2) #0 { 154*9880d681SAndroid Build Coastguard Workerentry: 155*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i32 %c3, %c4 156*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i32 %c1, %c2 157*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 158*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i32 %a1, i32 %a2 159*9880d681SAndroid Build Coastguard Worker ret i32 %cond 160*9880d681SAndroid Build Coastguard Worker 161*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi32ne 162*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 5, 6 163*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpw {{[0-9]+}}, 3, 4 164*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 165*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 166*9880d681SAndroid Build Coastguard Worker; CHECK: blr 167*9880d681SAndroid Build Coastguard Worker} 168*9880d681SAndroid Build Coastguard Worker 169*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64slt(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 170*9880d681SAndroid Build Coastguard Workerentry: 171*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 172*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 173*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 174*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 175*9880d681SAndroid Build Coastguard Worker ret i64 %cond 176*9880d681SAndroid Build Coastguard Worker 177*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64slt 178*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 179*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 180*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 181*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 182*9880d681SAndroid Build Coastguard Worker; CHECK: blr 183*9880d681SAndroid Build Coastguard Worker} 184*9880d681SAndroid Build Coastguard Worker 185*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64ult(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 186*9880d681SAndroid Build Coastguard Workerentry: 187*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 188*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 189*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 190*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 191*9880d681SAndroid Build Coastguard Worker ret i64 %cond 192*9880d681SAndroid Build Coastguard Worker 193*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64ult 194*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 195*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 196*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 197*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 198*9880d681SAndroid Build Coastguard Worker; CHECK: blr 199*9880d681SAndroid Build Coastguard Worker} 200*9880d681SAndroid Build Coastguard Worker 201*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64sle(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 202*9880d681SAndroid Build Coastguard Workerentry: 203*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 204*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 205*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 206*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 207*9880d681SAndroid Build Coastguard Worker ret i64 %cond 208*9880d681SAndroid Build Coastguard Worker 209*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64sle 210*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 211*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 212*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 213*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 214*9880d681SAndroid Build Coastguard Worker; CHECK: blr 215*9880d681SAndroid Build Coastguard Worker} 216*9880d681SAndroid Build Coastguard Worker 217*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64ule(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 218*9880d681SAndroid Build Coastguard Workerentry: 219*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 220*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 221*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 222*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 223*9880d681SAndroid Build Coastguard Worker ret i64 %cond 224*9880d681SAndroid Build Coastguard Worker 225*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64ule 226*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 227*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 228*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 229*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 230*9880d681SAndroid Build Coastguard Worker; CHECK: blr 231*9880d681SAndroid Build Coastguard Worker} 232*9880d681SAndroid Build Coastguard Worker 233*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64eq(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 234*9880d681SAndroid Build Coastguard Workerentry: 235*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 236*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 237*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 238*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 239*9880d681SAndroid Build Coastguard Worker ret i64 %cond 240*9880d681SAndroid Build Coastguard Worker 241*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64eq 242*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 243*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 244*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 245*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 246*9880d681SAndroid Build Coastguard Worker; CHECK: blr 247*9880d681SAndroid Build Coastguard Worker} 248*9880d681SAndroid Build Coastguard Worker 249*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64sge(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 250*9880d681SAndroid Build Coastguard Workerentry: 251*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 252*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 253*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 254*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 255*9880d681SAndroid Build Coastguard Worker ret i64 %cond 256*9880d681SAndroid Build Coastguard Worker 257*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64sge 258*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 259*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 260*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 261*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 262*9880d681SAndroid Build Coastguard Worker; CHECK: blr 263*9880d681SAndroid Build Coastguard Worker} 264*9880d681SAndroid Build Coastguard Worker 265*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64uge(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 266*9880d681SAndroid Build Coastguard Workerentry: 267*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 268*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 269*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 270*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 271*9880d681SAndroid Build Coastguard Worker ret i64 %cond 272*9880d681SAndroid Build Coastguard Worker 273*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64uge 274*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 275*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 276*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 277*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 278*9880d681SAndroid Build Coastguard Worker; CHECK: blr 279*9880d681SAndroid Build Coastguard Worker} 280*9880d681SAndroid Build Coastguard Worker 281*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64sgt(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 282*9880d681SAndroid Build Coastguard Workerentry: 283*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 284*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 285*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 286*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 287*9880d681SAndroid Build Coastguard Worker ret i64 %cond 288*9880d681SAndroid Build Coastguard Worker 289*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64sgt 290*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 291*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 292*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 293*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 294*9880d681SAndroid Build Coastguard Worker; CHECK: blr 295*9880d681SAndroid Build Coastguard Worker} 296*9880d681SAndroid Build Coastguard Worker 297*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64ugt(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 298*9880d681SAndroid Build Coastguard Workerentry: 299*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 300*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 301*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 302*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 303*9880d681SAndroid Build Coastguard Worker ret i64 %cond 304*9880d681SAndroid Build Coastguard Worker 305*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64ugt 306*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 307*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 308*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 309*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 310*9880d681SAndroid Build Coastguard Worker; CHECK: blr 311*9880d681SAndroid Build Coastguard Worker} 312*9880d681SAndroid Build Coastguard Worker 313*9880d681SAndroid Build Coastguard Workerdefine i64 @testi64ne(i64 %c1, i64 %c2, i64 %c3, i64 %c4, i64 %a1, i64 %a2) #0 { 314*9880d681SAndroid Build Coastguard Workerentry: 315*9880d681SAndroid Build Coastguard Worker %cmp1 = icmp eq i64 %c3, %c4 316*9880d681SAndroid Build Coastguard Worker %cmp3tmp = icmp eq i64 %c1, %c2 317*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 318*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, i64 %a1, i64 %a2 319*9880d681SAndroid Build Coastguard Worker ret i64 %cond 320*9880d681SAndroid Build Coastguard Worker 321*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testi64ne 322*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}5, 6 323*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: cmpd {{([0-9]+, )?}}3, 4 324*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 325*9880d681SAndroid Build Coastguard Worker; CHECK: isel 3, 7, 8, [[REG1]] 326*9880d681SAndroid Build Coastguard Worker; CHECK: blr 327*9880d681SAndroid Build Coastguard Worker} 328*9880d681SAndroid Build Coastguard Worker 329*9880d681SAndroid Build Coastguard Workerdefine float @testfloatslt(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 330*9880d681SAndroid Build Coastguard Workerentry: 331*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 332*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 333*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 334*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 335*9880d681SAndroid Build Coastguard Worker ret float %cond 336*9880d681SAndroid Build Coastguard Worker 337*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatslt 338*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 339*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 340*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 341*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 342*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 343*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 344*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 345*9880d681SAndroid Build Coastguard Worker; CHECK: blr 346*9880d681SAndroid Build Coastguard Worker} 347*9880d681SAndroid Build Coastguard Worker 348*9880d681SAndroid Build Coastguard Workerdefine float @testfloatult(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 349*9880d681SAndroid Build Coastguard Workerentry: 350*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 351*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 352*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 353*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 354*9880d681SAndroid Build Coastguard Worker ret float %cond 355*9880d681SAndroid Build Coastguard Worker 356*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatult 357*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 358*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 359*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 360*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 361*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 362*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 363*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 364*9880d681SAndroid Build Coastguard Worker; CHECK: blr 365*9880d681SAndroid Build Coastguard Worker} 366*9880d681SAndroid Build Coastguard Worker 367*9880d681SAndroid Build Coastguard Workerdefine float @testfloatsle(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 368*9880d681SAndroid Build Coastguard Workerentry: 369*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 370*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 371*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 372*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 373*9880d681SAndroid Build Coastguard Worker ret float %cond 374*9880d681SAndroid Build Coastguard Worker 375*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatsle 376*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 377*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 378*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 379*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 380*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 381*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 382*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 383*9880d681SAndroid Build Coastguard Worker; CHECK: blr 384*9880d681SAndroid Build Coastguard Worker} 385*9880d681SAndroid Build Coastguard Worker 386*9880d681SAndroid Build Coastguard Workerdefine float @testfloatule(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 387*9880d681SAndroid Build Coastguard Workerentry: 388*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 389*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 390*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 391*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 392*9880d681SAndroid Build Coastguard Worker ret float %cond 393*9880d681SAndroid Build Coastguard Worker 394*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatule 395*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 396*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 397*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 398*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 399*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 400*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 401*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 402*9880d681SAndroid Build Coastguard Worker; CHECK: blr 403*9880d681SAndroid Build Coastguard Worker} 404*9880d681SAndroid Build Coastguard Worker 405*9880d681SAndroid Build Coastguard Workerdefine float @testfloateq(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 406*9880d681SAndroid Build Coastguard Workerentry: 407*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 408*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 409*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 410*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 411*9880d681SAndroid Build Coastguard Worker ret float %cond 412*9880d681SAndroid Build Coastguard Worker 413*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloateq 414*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 415*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 416*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 417*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 418*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 419*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 420*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 421*9880d681SAndroid Build Coastguard Worker; CHECK: blr 422*9880d681SAndroid Build Coastguard Worker} 423*9880d681SAndroid Build Coastguard Worker 424*9880d681SAndroid Build Coastguard Workerdefine float @testfloatsge(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 425*9880d681SAndroid Build Coastguard Workerentry: 426*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 427*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 428*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 429*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 430*9880d681SAndroid Build Coastguard Worker ret float %cond 431*9880d681SAndroid Build Coastguard Worker 432*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatsge 433*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 434*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 435*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 436*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 437*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 438*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 439*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 440*9880d681SAndroid Build Coastguard Worker; CHECK: blr 441*9880d681SAndroid Build Coastguard Worker} 442*9880d681SAndroid Build Coastguard Worker 443*9880d681SAndroid Build Coastguard Workerdefine float @testfloatuge(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 444*9880d681SAndroid Build Coastguard Workerentry: 445*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 446*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 447*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 448*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 449*9880d681SAndroid Build Coastguard Worker ret float %cond 450*9880d681SAndroid Build Coastguard Worker 451*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatuge 452*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 453*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 454*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 455*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 456*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 457*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 458*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 459*9880d681SAndroid Build Coastguard Worker; CHECK: blr 460*9880d681SAndroid Build Coastguard Worker} 461*9880d681SAndroid Build Coastguard Worker 462*9880d681SAndroid Build Coastguard Workerdefine float @testfloatsgt(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 463*9880d681SAndroid Build Coastguard Workerentry: 464*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 465*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 466*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 467*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 468*9880d681SAndroid Build Coastguard Worker ret float %cond 469*9880d681SAndroid Build Coastguard Worker 470*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatsgt 471*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 472*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 473*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 474*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 475*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 476*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 477*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 478*9880d681SAndroid Build Coastguard Worker; CHECK: blr 479*9880d681SAndroid Build Coastguard Worker} 480*9880d681SAndroid Build Coastguard Worker 481*9880d681SAndroid Build Coastguard Workerdefine float @testfloatugt(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 482*9880d681SAndroid Build Coastguard Workerentry: 483*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 484*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 485*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 486*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 487*9880d681SAndroid Build Coastguard Worker ret float %cond 488*9880d681SAndroid Build Coastguard Worker 489*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatugt 490*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 491*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 492*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 493*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 494*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 495*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 496*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 497*9880d681SAndroid Build Coastguard Worker; CHECK: blr 498*9880d681SAndroid Build Coastguard Worker} 499*9880d681SAndroid Build Coastguard Worker 500*9880d681SAndroid Build Coastguard Workerdefine float @testfloatne(float %c1, float %c2, float %c3, float %c4, float %a1, float %a2) #0 { 501*9880d681SAndroid Build Coastguard Workerentry: 502*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 503*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 504*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 505*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, float %a1, float %a2 506*9880d681SAndroid Build Coastguard Worker ret float %cond 507*9880d681SAndroid Build Coastguard Worker 508*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testfloatne 509*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 510*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 511*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 512*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 513*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 514*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 515*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 516*9880d681SAndroid Build Coastguard Worker; CHECK: blr 517*9880d681SAndroid Build Coastguard Worker} 518*9880d681SAndroid Build Coastguard Worker 519*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleslt(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 520*9880d681SAndroid Build Coastguard Workerentry: 521*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 522*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 523*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 524*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 525*9880d681SAndroid Build Coastguard Worker ret double %cond 526*9880d681SAndroid Build Coastguard Worker 527*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleslt 528*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 529*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 530*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 531*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 532*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 533*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 534*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 535*9880d681SAndroid Build Coastguard Worker; CHECK: blr 536*9880d681SAndroid Build Coastguard Worker} 537*9880d681SAndroid Build Coastguard Worker 538*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleult(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 539*9880d681SAndroid Build Coastguard Workerentry: 540*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 541*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 542*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 543*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 544*9880d681SAndroid Build Coastguard Worker ret double %cond 545*9880d681SAndroid Build Coastguard Worker 546*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleult 547*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 548*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 549*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 550*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 551*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 552*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 553*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 554*9880d681SAndroid Build Coastguard Worker; CHECK: blr 555*9880d681SAndroid Build Coastguard Worker} 556*9880d681SAndroid Build Coastguard Worker 557*9880d681SAndroid Build Coastguard Workerdefine double @testdoublesle(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 558*9880d681SAndroid Build Coastguard Workerentry: 559*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 560*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 561*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 562*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 563*9880d681SAndroid Build Coastguard Worker ret double %cond 564*9880d681SAndroid Build Coastguard Worker 565*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoublesle 566*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 567*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 568*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 569*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 570*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 571*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 572*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 573*9880d681SAndroid Build Coastguard Worker; CHECK: blr 574*9880d681SAndroid Build Coastguard Worker} 575*9880d681SAndroid Build Coastguard Worker 576*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleule(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 577*9880d681SAndroid Build Coastguard Workerentry: 578*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 579*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 580*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 581*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 582*9880d681SAndroid Build Coastguard Worker ret double %cond 583*9880d681SAndroid Build Coastguard Worker 584*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleule 585*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 586*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 587*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 588*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 589*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 590*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 591*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 592*9880d681SAndroid Build Coastguard Worker; CHECK: blr 593*9880d681SAndroid Build Coastguard Worker} 594*9880d681SAndroid Build Coastguard Worker 595*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleeq(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 596*9880d681SAndroid Build Coastguard Workerentry: 597*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 598*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 599*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 600*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 601*9880d681SAndroid Build Coastguard Worker ret double %cond 602*9880d681SAndroid Build Coastguard Worker 603*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleeq 604*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 605*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 606*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 607*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 608*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 609*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 610*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 611*9880d681SAndroid Build Coastguard Worker; CHECK: blr 612*9880d681SAndroid Build Coastguard Worker} 613*9880d681SAndroid Build Coastguard Worker 614*9880d681SAndroid Build Coastguard Workerdefine double @testdoublesge(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 615*9880d681SAndroid Build Coastguard Workerentry: 616*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 617*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 618*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 619*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 620*9880d681SAndroid Build Coastguard Worker ret double %cond 621*9880d681SAndroid Build Coastguard Worker 622*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoublesge 623*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 624*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 625*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 626*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 627*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 628*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 629*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 630*9880d681SAndroid Build Coastguard Worker; CHECK: blr 631*9880d681SAndroid Build Coastguard Worker} 632*9880d681SAndroid Build Coastguard Worker 633*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleuge(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 634*9880d681SAndroid Build Coastguard Workerentry: 635*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 636*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 637*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 638*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 639*9880d681SAndroid Build Coastguard Worker ret double %cond 640*9880d681SAndroid Build Coastguard Worker 641*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleuge 642*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 643*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 644*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 645*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 646*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 647*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 648*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 649*9880d681SAndroid Build Coastguard Worker; CHECK: blr 650*9880d681SAndroid Build Coastguard Worker} 651*9880d681SAndroid Build Coastguard Worker 652*9880d681SAndroid Build Coastguard Workerdefine double @testdoublesgt(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 653*9880d681SAndroid Build Coastguard Workerentry: 654*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 655*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 656*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 657*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 658*9880d681SAndroid Build Coastguard Worker ret double %cond 659*9880d681SAndroid Build Coastguard Worker 660*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoublesgt 661*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 662*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 663*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 664*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 665*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 666*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 667*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 668*9880d681SAndroid Build Coastguard Worker; CHECK: blr 669*9880d681SAndroid Build Coastguard Worker} 670*9880d681SAndroid Build Coastguard Worker 671*9880d681SAndroid Build Coastguard Workerdefine double @testdoubleugt(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 672*9880d681SAndroid Build Coastguard Workerentry: 673*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 674*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 675*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 676*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 677*9880d681SAndroid Build Coastguard Worker ret double %cond 678*9880d681SAndroid Build Coastguard Worker 679*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoubleugt 680*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 681*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 682*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 683*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 684*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 685*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 686*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 687*9880d681SAndroid Build Coastguard Worker; CHECK: blr 688*9880d681SAndroid Build Coastguard Worker} 689*9880d681SAndroid Build Coastguard Worker 690*9880d681SAndroid Build Coastguard Workerdefine double @testdoublene(double %c1, double %c2, double %c3, double %c4, double %a1, double %a2) #0 { 691*9880d681SAndroid Build Coastguard Workerentry: 692*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq double %c3, %c4 693*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq double %c1, %c2 694*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 695*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, double %a1, double %a2 696*9880d681SAndroid Build Coastguard Worker ret double %cond 697*9880d681SAndroid Build Coastguard Worker 698*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testdoublene 699*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 700*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 701*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 702*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 703*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 5, 6 704*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 705*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 1, 5 706*9880d681SAndroid Build Coastguard Worker; CHECK: blr 707*9880d681SAndroid Build Coastguard Worker} 708*9880d681SAndroid Build Coastguard Worker 709*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatslt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 710*9880d681SAndroid Build Coastguard Workerentry: 711*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 712*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 713*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 714*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 715*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 716*9880d681SAndroid Build Coastguard Worker 717*9880d681SAndroid Build Coastguard Worker; FIXME: This test (and the other v4f32 tests) should use the same bclr 718*9880d681SAndroid Build Coastguard Worker; technique as the v2f64 tests below. 719*9880d681SAndroid Build Coastguard Worker 720*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatslt 721*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 722*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 723*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 724*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 725*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 726*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 727*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 728*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 729*9880d681SAndroid Build Coastguard Worker; CHECK: blr 730*9880d681SAndroid Build Coastguard Worker} 731*9880d681SAndroid Build Coastguard Worker 732*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatult(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 733*9880d681SAndroid Build Coastguard Workerentry: 734*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 735*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 736*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 737*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 738*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 739*9880d681SAndroid Build Coastguard Worker 740*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatult 741*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 742*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 743*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 744*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 745*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 746*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 747*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 748*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 749*9880d681SAndroid Build Coastguard Worker; CHECK: blr 750*9880d681SAndroid Build Coastguard Worker} 751*9880d681SAndroid Build Coastguard Worker 752*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatsle(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 753*9880d681SAndroid Build Coastguard Workerentry: 754*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 755*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 756*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 757*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 758*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 759*9880d681SAndroid Build Coastguard Worker 760*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatsle 761*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 762*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 763*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 764*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 765*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 766*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 767*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 768*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 769*9880d681SAndroid Build Coastguard Worker; CHECK: blr 770*9880d681SAndroid Build Coastguard Worker} 771*9880d681SAndroid Build Coastguard Worker 772*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatule(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 773*9880d681SAndroid Build Coastguard Workerentry: 774*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 775*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 776*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 777*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 778*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 779*9880d681SAndroid Build Coastguard Worker 780*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatule 781*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 782*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 783*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 784*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 785*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 786*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 787*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 788*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 789*9880d681SAndroid Build Coastguard Worker; CHECK: blr 790*9880d681SAndroid Build Coastguard Worker} 791*9880d681SAndroid Build Coastguard Worker 792*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floateq(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 793*9880d681SAndroid Build Coastguard Workerentry: 794*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 795*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 796*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 797*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 798*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 799*9880d681SAndroid Build Coastguard Worker 800*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floateq 801*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 802*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 803*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 804*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 805*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 806*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 807*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 808*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 809*9880d681SAndroid Build Coastguard Worker; CHECK: blr 810*9880d681SAndroid Build Coastguard Worker} 811*9880d681SAndroid Build Coastguard Worker 812*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatsge(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 813*9880d681SAndroid Build Coastguard Workerentry: 814*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 815*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 816*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 817*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 818*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 819*9880d681SAndroid Build Coastguard Worker 820*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatsge 821*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 822*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 823*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 824*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 825*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 826*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 827*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 828*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 829*9880d681SAndroid Build Coastguard Worker; CHECK: blr 830*9880d681SAndroid Build Coastguard Worker} 831*9880d681SAndroid Build Coastguard Worker 832*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatuge(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 833*9880d681SAndroid Build Coastguard Workerentry: 834*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 835*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 836*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 837*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 838*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 839*9880d681SAndroid Build Coastguard Worker 840*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatuge 841*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 842*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 843*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 844*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 845*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 846*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 847*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 848*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 849*9880d681SAndroid Build Coastguard Worker; CHECK: blr 850*9880d681SAndroid Build Coastguard Worker} 851*9880d681SAndroid Build Coastguard Worker 852*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatsgt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 853*9880d681SAndroid Build Coastguard Workerentry: 854*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 855*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 856*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 857*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 858*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 859*9880d681SAndroid Build Coastguard Worker 860*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatsgt 861*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 862*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 863*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 864*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 865*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 866*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 867*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 868*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 869*9880d681SAndroid Build Coastguard Worker; CHECK: blr 870*9880d681SAndroid Build Coastguard Worker} 871*9880d681SAndroid Build Coastguard Worker 872*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatugt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 873*9880d681SAndroid Build Coastguard Workerentry: 874*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 875*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 876*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 877*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 878*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 879*9880d681SAndroid Build Coastguard Worker 880*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatugt 881*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 882*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 883*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 884*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 885*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 886*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 887*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 888*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 889*9880d681SAndroid Build Coastguard Worker; CHECK: blr 890*9880d681SAndroid Build Coastguard Worker} 891*9880d681SAndroid Build Coastguard Worker 892*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testv4floatne(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #0 { 893*9880d681SAndroid Build Coastguard Workerentry: 894*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 895*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 896*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 897*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 898*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 899*9880d681SAndroid Build Coastguard Worker 900*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv4floatne 901*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 902*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 903*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: xxlor [[REG2:[0-9]+]], 34, 34 904*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 905*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 906*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor [[REG2]], 35, 35 907*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 908*9880d681SAndroid Build Coastguard Worker; CHECK: xxlor 34, [[REG2]], [[REG2]] 909*9880d681SAndroid Build Coastguard Worker; CHECK: blr 910*9880d681SAndroid Build Coastguard Worker} 911*9880d681SAndroid Build Coastguard Worker 912*9880d681SAndroid Build Coastguard Workerdefine ppc_fp128 @testppc_fp128eq(ppc_fp128 %c1, ppc_fp128 %c2, ppc_fp128 %c3, ppc_fp128 %c4, ppc_fp128 %a1, ppc_fp128 %a2) #0 { 913*9880d681SAndroid Build Coastguard Workerentry: 914*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq ppc_fp128 %c3, %c4 915*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq ppc_fp128 %c1, %c2 916*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 917*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, ppc_fp128 %a1, ppc_fp128 %a2 918*9880d681SAndroid Build Coastguard Worker ret ppc_fp128 %cond 919*9880d681SAndroid Build Coastguard Worker 920*9880d681SAndroid Build Coastguard Worker; FIXME: Because of the way that the late SELECT_* pseudo-instruction expansion 921*9880d681SAndroid Build Coastguard Worker; works, we end up with two blocks with the same predicate. These could be 922*9880d681SAndroid Build Coastguard Worker; combined. 923*9880d681SAndroid Build Coastguard Worker 924*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testppc_fp128eq 925*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 6, 8 926*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 5, 7 927*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 2, 4 928*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 3 929*9880d681SAndroid Build Coastguard Worker; CHECK: crand [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 930*9880d681SAndroid Build Coastguard Worker; CHECK: crand [[REG2:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 931*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG3:[0-9]+]], [[REG2]], [[REG1]] 932*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG3]], .LBB[[BB1:[0-9_]+]] 933*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 9, 11 934*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB1]]: 935*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG3]], .LBB[[BB2:[0-9_]+]] 936*9880d681SAndroid Build Coastguard Worker; CHECK: fmr 10, 12 937*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB2]]: 938*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fmr 1, 9 939*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fmr 2, 10 940*9880d681SAndroid Build Coastguard Worker; CHECK: blr 941*9880d681SAndroid Build Coastguard Worker} 942*9880d681SAndroid Build Coastguard Worker 943*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleslt(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 944*9880d681SAndroid Build Coastguard Workerentry: 945*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 946*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 947*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 948*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 949*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 950*9880d681SAndroid Build Coastguard Worker 951*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleslt 952*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 953*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 954*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 955*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 956*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 957*9880d681SAndroid Build Coastguard Worker; CHECK: blr 958*9880d681SAndroid Build Coastguard Worker} 959*9880d681SAndroid Build Coastguard Worker 960*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleult(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 961*9880d681SAndroid Build Coastguard Workerentry: 962*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 963*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 964*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 965*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 966*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 967*9880d681SAndroid Build Coastguard Worker 968*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleult 969*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 970*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 971*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 972*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 973*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 974*9880d681SAndroid Build Coastguard Worker; CHECK: blr 975*9880d681SAndroid Build Coastguard Worker} 976*9880d681SAndroid Build Coastguard Worker 977*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doublesle(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 978*9880d681SAndroid Build Coastguard Workerentry: 979*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 980*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 981*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 982*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 983*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 984*9880d681SAndroid Build Coastguard Worker 985*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doublesle 986*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 987*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 988*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 989*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 990*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 991*9880d681SAndroid Build Coastguard Worker; CHECK: blr 992*9880d681SAndroid Build Coastguard Worker} 993*9880d681SAndroid Build Coastguard Worker 994*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleule(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 995*9880d681SAndroid Build Coastguard Workerentry: 996*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 997*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 998*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 999*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1000*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1001*9880d681SAndroid Build Coastguard Worker 1002*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleule 1003*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1004*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1005*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1006*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1007*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1008*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1009*9880d681SAndroid Build Coastguard Worker} 1010*9880d681SAndroid Build Coastguard Worker 1011*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleeq(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1012*9880d681SAndroid Build Coastguard Workerentry: 1013*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1014*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1015*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 1016*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1017*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1018*9880d681SAndroid Build Coastguard Worker 1019*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleeq 1020*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1021*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1022*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1023*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1024*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1025*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1026*9880d681SAndroid Build Coastguard Worker} 1027*9880d681SAndroid Build Coastguard Worker 1028*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doublesge(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1029*9880d681SAndroid Build Coastguard Workerentry: 1030*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1031*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1032*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 1033*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1034*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1035*9880d681SAndroid Build Coastguard Worker 1036*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doublesge 1037*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1038*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1039*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1040*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1041*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1042*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1043*9880d681SAndroid Build Coastguard Worker} 1044*9880d681SAndroid Build Coastguard Worker 1045*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleuge(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1046*9880d681SAndroid Build Coastguard Workerentry: 1047*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1048*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1049*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 1050*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1051*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1052*9880d681SAndroid Build Coastguard Worker 1053*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleuge 1054*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1055*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1056*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1057*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1058*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1059*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1060*9880d681SAndroid Build Coastguard Worker} 1061*9880d681SAndroid Build Coastguard Worker 1062*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doublesgt(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1063*9880d681SAndroid Build Coastguard Workerentry: 1064*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1065*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1066*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 1067*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1068*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1069*9880d681SAndroid Build Coastguard Worker 1070*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doublesgt 1071*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1072*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1073*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1074*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1075*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1076*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1077*9880d681SAndroid Build Coastguard Worker} 1078*9880d681SAndroid Build Coastguard Worker 1079*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doubleugt(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1080*9880d681SAndroid Build Coastguard Workerentry: 1081*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1082*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1083*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 1084*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1085*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1086*9880d681SAndroid Build Coastguard Worker 1087*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doubleugt 1088*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1089*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1090*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1091*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1092*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1093*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1094*9880d681SAndroid Build Coastguard Worker} 1095*9880d681SAndroid Build Coastguard Worker 1096*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @testv2doublene(float %c1, float %c2, float %c3, float %c4, <2 x double> %a1, <2 x double> %a2) #0 { 1097*9880d681SAndroid Build Coastguard Workerentry: 1098*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1099*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1100*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 1101*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <2 x double> %a1, <2 x double> %a2 1102*9880d681SAndroid Build Coastguard Worker ret <2 x double> %cond 1103*9880d681SAndroid Build Coastguard Worker 1104*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testv2doublene 1105*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1106*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1107*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1108*9880d681SAndroid Build Coastguard Worker; CHECK: bclr 12, [[REG1]], 0 1109*9880d681SAndroid Build Coastguard Worker; CHECK: vor 2, 3, 3 1110*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1111*9880d681SAndroid Build Coastguard Worker} 1112*9880d681SAndroid Build Coastguard Worker 1113*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleslt(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1114*9880d681SAndroid Build Coastguard Workerentry: 1115*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1116*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1117*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 1118*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1119*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1120*9880d681SAndroid Build Coastguard Worker 1121*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleslt 1122*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1123*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1124*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1125*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1126*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1127*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1128*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1129*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1130*9880d681SAndroid Build Coastguard Worker} 1131*9880d681SAndroid Build Coastguard Worker 1132*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleult(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1133*9880d681SAndroid Build Coastguard Workerentry: 1134*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1135*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1136*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 1137*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1138*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1139*9880d681SAndroid Build Coastguard Worker 1140*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleult 1141*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1142*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1143*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1144*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1145*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1146*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1147*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1148*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1149*9880d681SAndroid Build Coastguard Worker} 1150*9880d681SAndroid Build Coastguard Worker 1151*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doublesle(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1152*9880d681SAndroid Build Coastguard Workerentry: 1153*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1154*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1155*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 1156*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1157*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1158*9880d681SAndroid Build Coastguard Worker 1159*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doublesle 1160*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1161*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1162*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1163*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1164*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1165*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1166*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1167*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1168*9880d681SAndroid Build Coastguard Worker} 1169*9880d681SAndroid Build Coastguard Worker 1170*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleule(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1171*9880d681SAndroid Build Coastguard Workerentry: 1172*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1173*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1174*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 1175*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1176*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1177*9880d681SAndroid Build Coastguard Worker 1178*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleule 1179*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1180*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1181*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1182*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1183*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1184*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1185*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1186*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1187*9880d681SAndroid Build Coastguard Worker} 1188*9880d681SAndroid Build Coastguard Worker 1189*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleeq(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1190*9880d681SAndroid Build Coastguard Workerentry: 1191*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1192*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1193*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 1194*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1195*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1196*9880d681SAndroid Build Coastguard Worker 1197*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleeq 1198*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1199*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1200*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1201*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1202*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1203*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1204*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1205*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1206*9880d681SAndroid Build Coastguard Worker} 1207*9880d681SAndroid Build Coastguard Worker 1208*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doublesge(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1209*9880d681SAndroid Build Coastguard Workerentry: 1210*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1211*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1212*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 1213*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1214*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1215*9880d681SAndroid Build Coastguard Worker 1216*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doublesge 1217*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1218*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1219*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1220*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1221*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1222*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1223*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1224*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1225*9880d681SAndroid Build Coastguard Worker} 1226*9880d681SAndroid Build Coastguard Worker 1227*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleuge(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1228*9880d681SAndroid Build Coastguard Workerentry: 1229*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1230*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1231*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 1232*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1233*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1234*9880d681SAndroid Build Coastguard Worker 1235*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleuge 1236*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1237*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1238*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1239*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1240*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1241*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1242*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1243*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1244*9880d681SAndroid Build Coastguard Worker} 1245*9880d681SAndroid Build Coastguard Worker 1246*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doublesgt(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1247*9880d681SAndroid Build Coastguard Workerentry: 1248*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1249*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1250*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 1251*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1252*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1253*9880d681SAndroid Build Coastguard Worker 1254*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doublesgt 1255*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1256*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1257*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1258*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1259*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1260*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1261*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1262*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1263*9880d681SAndroid Build Coastguard Worker} 1264*9880d681SAndroid Build Coastguard Worker 1265*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doubleugt(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1266*9880d681SAndroid Build Coastguard Workerentry: 1267*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1268*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1269*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 1270*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1271*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1272*9880d681SAndroid Build Coastguard Worker 1273*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doubleugt 1274*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1275*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1276*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1277*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1278*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1279*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1280*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1281*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1282*9880d681SAndroid Build Coastguard Worker} 1283*9880d681SAndroid Build Coastguard Worker 1284*9880d681SAndroid Build Coastguard Workerdefine <4 x double> @testqv4doublene(float %c1, float %c2, float %c3, float %c4, <4 x double> %a1, <4 x double> %a2) #1 { 1285*9880d681SAndroid Build Coastguard Workerentry: 1286*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1287*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1288*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 1289*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x double> %a1, <4 x double> %a2 1290*9880d681SAndroid Build Coastguard Worker ret <4 x double> %cond 1291*9880d681SAndroid Build Coastguard Worker 1292*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4doublene 1293*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1294*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1295*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1296*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1297*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1298*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1299*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1300*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1301*9880d681SAndroid Build Coastguard Worker} 1302*9880d681SAndroid Build Coastguard Worker 1303*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatslt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1304*9880d681SAndroid Build Coastguard Workerentry: 1305*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1306*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1307*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 1308*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1309*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1310*9880d681SAndroid Build Coastguard Worker 1311*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatslt 1312*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1313*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1314*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1315*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1316*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1317*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1318*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1319*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1320*9880d681SAndroid Build Coastguard Worker} 1321*9880d681SAndroid Build Coastguard Worker 1322*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatult(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1323*9880d681SAndroid Build Coastguard Workerentry: 1324*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1325*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1326*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 1327*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1328*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1329*9880d681SAndroid Build Coastguard Worker 1330*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatult 1331*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1332*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1333*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1334*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1335*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1336*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1337*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1338*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1339*9880d681SAndroid Build Coastguard Worker} 1340*9880d681SAndroid Build Coastguard Worker 1341*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatsle(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1342*9880d681SAndroid Build Coastguard Workerentry: 1343*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1344*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1345*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 1346*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1347*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1348*9880d681SAndroid Build Coastguard Worker 1349*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatsle 1350*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1351*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1352*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1353*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1354*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1355*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1356*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1357*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1358*9880d681SAndroid Build Coastguard Worker} 1359*9880d681SAndroid Build Coastguard Worker 1360*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatule(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1361*9880d681SAndroid Build Coastguard Workerentry: 1362*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1363*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1364*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 1365*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1366*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1367*9880d681SAndroid Build Coastguard Worker 1368*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatule 1369*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1370*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1371*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1372*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1373*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1374*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1375*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1376*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1377*9880d681SAndroid Build Coastguard Worker} 1378*9880d681SAndroid Build Coastguard Worker 1379*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floateq(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1380*9880d681SAndroid Build Coastguard Workerentry: 1381*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1382*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1383*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 1384*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1385*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1386*9880d681SAndroid Build Coastguard Worker 1387*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floateq 1388*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1389*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1390*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1391*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1392*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1393*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1394*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1395*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1396*9880d681SAndroid Build Coastguard Worker} 1397*9880d681SAndroid Build Coastguard Worker 1398*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatsge(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1399*9880d681SAndroid Build Coastguard Workerentry: 1400*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1401*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1402*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 1403*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1404*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1405*9880d681SAndroid Build Coastguard Worker 1406*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatsge 1407*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1408*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1409*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1410*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1411*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1412*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1413*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1414*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1415*9880d681SAndroid Build Coastguard Worker} 1416*9880d681SAndroid Build Coastguard Worker 1417*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatuge(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1418*9880d681SAndroid Build Coastguard Workerentry: 1419*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1420*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1421*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 1422*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1423*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1424*9880d681SAndroid Build Coastguard Worker 1425*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatuge 1426*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1427*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1428*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1429*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1430*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1431*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1432*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1433*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1434*9880d681SAndroid Build Coastguard Worker} 1435*9880d681SAndroid Build Coastguard Worker 1436*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatsgt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1437*9880d681SAndroid Build Coastguard Workerentry: 1438*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1439*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1440*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 1441*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1442*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1443*9880d681SAndroid Build Coastguard Worker 1444*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatsgt 1445*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1446*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1447*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1448*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1449*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1450*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1451*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1452*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1453*9880d681SAndroid Build Coastguard Worker} 1454*9880d681SAndroid Build Coastguard Worker 1455*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatugt(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1456*9880d681SAndroid Build Coastguard Workerentry: 1457*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1458*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1459*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 1460*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1461*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1462*9880d681SAndroid Build Coastguard Worker 1463*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatugt 1464*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1465*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1466*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1467*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1468*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1469*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1470*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1471*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1472*9880d681SAndroid Build Coastguard Worker} 1473*9880d681SAndroid Build Coastguard Worker 1474*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @testqv4floatne(float %c1, float %c2, float %c3, float %c4, <4 x float> %a1, <4 x float> %a2) #1 { 1475*9880d681SAndroid Build Coastguard Workerentry: 1476*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1477*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1478*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 1479*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x float> %a1, <4 x float> %a2 1480*9880d681SAndroid Build Coastguard Worker ret <4 x float> %cond 1481*9880d681SAndroid Build Coastguard Worker 1482*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4floatne 1483*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1484*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1485*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1486*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1487*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1488*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1489*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1490*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1491*9880d681SAndroid Build Coastguard Worker} 1492*9880d681SAndroid Build Coastguard Worker 1493*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1slt(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1494*9880d681SAndroid Build Coastguard Workerentry: 1495*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1496*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1497*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp slt i1 %cmp3tmp, %cmp1 1498*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1499*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1500*9880d681SAndroid Build Coastguard Worker 1501*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1slt 1502*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1503*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1504*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1505*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1506*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1507*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1508*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1509*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1510*9880d681SAndroid Build Coastguard Worker} 1511*9880d681SAndroid Build Coastguard Worker 1512*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1ult(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1513*9880d681SAndroid Build Coastguard Workerentry: 1514*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1515*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1516*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ult i1 %cmp3tmp, %cmp1 1517*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1518*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1519*9880d681SAndroid Build Coastguard Worker 1520*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1ult 1521*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1522*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1523*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1524*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1525*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1526*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1527*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1528*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1529*9880d681SAndroid Build Coastguard Worker} 1530*9880d681SAndroid Build Coastguard Worker 1531*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1sle(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1532*9880d681SAndroid Build Coastguard Workerentry: 1533*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1534*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1535*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sle i1 %cmp3tmp, %cmp1 1536*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1537*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1538*9880d681SAndroid Build Coastguard Worker 1539*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1sle 1540*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1541*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1542*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1543*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1544*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1545*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1546*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1547*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1548*9880d681SAndroid Build Coastguard Worker} 1549*9880d681SAndroid Build Coastguard Worker 1550*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1ule(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1551*9880d681SAndroid Build Coastguard Workerentry: 1552*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1553*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1554*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ule i1 %cmp3tmp, %cmp1 1555*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1556*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1557*9880d681SAndroid Build Coastguard Worker 1558*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1ule 1559*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1560*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1561*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1562*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1563*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1564*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1565*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1566*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1567*9880d681SAndroid Build Coastguard Worker} 1568*9880d681SAndroid Build Coastguard Worker 1569*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1eq(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1570*9880d681SAndroid Build Coastguard Workerentry: 1571*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1572*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1573*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp eq i1 %cmp3tmp, %cmp1 1574*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1575*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1576*9880d681SAndroid Build Coastguard Worker 1577*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1eq 1578*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1579*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1580*9880d681SAndroid Build Coastguard Worker; CHECK: creqv [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1581*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1582*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1583*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1584*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1585*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1586*9880d681SAndroid Build Coastguard Worker} 1587*9880d681SAndroid Build Coastguard Worker 1588*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1sge(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1589*9880d681SAndroid Build Coastguard Workerentry: 1590*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1591*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1592*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sge i1 %cmp3tmp, %cmp1 1593*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1594*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1595*9880d681SAndroid Build Coastguard Worker 1596*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1sge 1597*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1598*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1599*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1600*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1601*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1602*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1603*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1604*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1605*9880d681SAndroid Build Coastguard Worker} 1606*9880d681SAndroid Build Coastguard Worker 1607*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1uge(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1608*9880d681SAndroid Build Coastguard Workerentry: 1609*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1610*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1611*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp uge i1 %cmp3tmp, %cmp1 1612*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1613*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1614*9880d681SAndroid Build Coastguard Worker 1615*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1uge 1616*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1617*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1618*9880d681SAndroid Build Coastguard Worker; CHECK: crorc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1619*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1620*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1621*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1622*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1623*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1624*9880d681SAndroid Build Coastguard Worker} 1625*9880d681SAndroid Build Coastguard Worker 1626*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1sgt(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1627*9880d681SAndroid Build Coastguard Workerentry: 1628*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1629*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1630*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp sgt i1 %cmp3tmp, %cmp1 1631*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1632*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1633*9880d681SAndroid Build Coastguard Worker 1634*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1sgt 1635*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1636*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1637*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1638*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1639*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1640*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1641*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1642*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1643*9880d681SAndroid Build Coastguard Worker} 1644*9880d681SAndroid Build Coastguard Worker 1645*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1ugt(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1646*9880d681SAndroid Build Coastguard Workerentry: 1647*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1648*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1649*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ugt i1 %cmp3tmp, %cmp1 1650*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1651*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1652*9880d681SAndroid Build Coastguard Worker 1653*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1ugt 1654*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1655*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1656*9880d681SAndroid Build Coastguard Worker; CHECK: crandc [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1657*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1658*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1659*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1660*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1661*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1662*9880d681SAndroid Build Coastguard Worker} 1663*9880d681SAndroid Build Coastguard Worker 1664*9880d681SAndroid Build Coastguard Workerdefine <4 x i1> @testqv4i1ne(float %c1, float %c2, float %c3, float %c4, <4 x i1> %a1, <4 x i1> %a2) #1 { 1665*9880d681SAndroid Build Coastguard Workerentry: 1666*9880d681SAndroid Build Coastguard Worker %cmp1 = fcmp oeq float %c3, %c4 1667*9880d681SAndroid Build Coastguard Worker %cmp3tmp = fcmp oeq float %c1, %c2 1668*9880d681SAndroid Build Coastguard Worker %cmp3 = icmp ne i1 %cmp3tmp, %cmp1 1669*9880d681SAndroid Build Coastguard Worker %cond = select i1 %cmp3, <4 x i1> %a1, <4 x i1> %a2 1670*9880d681SAndroid Build Coastguard Worker ret <4 x i1> %cond 1671*9880d681SAndroid Build Coastguard Worker 1672*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @testqv4i1ne 1673*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 3, 4 1674*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: fcmpu {{[0-9]+}}, 1, 2 1675*9880d681SAndroid Build Coastguard Worker; CHECK: crxor [[REG1:[0-9]+]], {{[0-9]+}}, {{[0-9]+}} 1676*9880d681SAndroid Build Coastguard Worker; CHECK: bc 12, [[REG1]], .LBB[[BB:[0-9_]+]] 1677*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 5, 6 1678*9880d681SAndroid Build Coastguard Worker; CHECK: .LBB[[BB]]: 1679*9880d681SAndroid Build Coastguard Worker; CHECK: qvfmr 1, 5 1680*9880d681SAndroid Build Coastguard Worker; CHECK: blr 1681*9880d681SAndroid Build Coastguard Worker} 1682*9880d681SAndroid Build Coastguard Worker 1683*9880d681SAndroid Build Coastguard Workerattributes #0 = { nounwind readnone "target-cpu"="pwr7" } 1684*9880d681SAndroid Build Coastguard Workerattributes #1 = { nounwind readnone "target-cpu"="a2q" } 1685*9880d681SAndroid Build Coastguard Worker 1686