1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=armv7-apple-ios | FileCheck %s 2*9880d681SAndroid Build Coastguard Worker 3*9880d681SAndroid Build Coastguard Worker; Test signed conversion. 4*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t0 5*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}, #2 6*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 7*9880d681SAndroid Build Coastguard Workerdefine <2 x i32> @t0(<2 x float> %in) { 8*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <2 x float> %in, <float 4.0, float 4.0> 9*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptosi <2 x float> %mul.i to <2 x i32> 10*9880d681SAndroid Build Coastguard Worker ret <2 x i32> %vcvt.i 11*9880d681SAndroid Build Coastguard Worker} 12*9880d681SAndroid Build Coastguard Worker 13*9880d681SAndroid Build Coastguard Worker; Test unsigned conversion. 14*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t1 15*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.u32.f32 d{{[0-9]+}}, d{{[0-9]+}}, #3 16*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 17*9880d681SAndroid Build Coastguard Workerdefine <2 x i32> @t1(<2 x float> %in) { 18*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <2 x float> %in, <float 8.0, float 8.0> 19*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptoui <2 x float> %mul.i to <2 x i32> 20*9880d681SAndroid Build Coastguard Worker ret <2 x i32> %vcvt.i 21*9880d681SAndroid Build Coastguard Worker} 22*9880d681SAndroid Build Coastguard Worker 23*9880d681SAndroid Build Coastguard Worker; Test which should not fold due to non-power of 2. 24*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t2 25*9880d681SAndroid Build Coastguard Worker; CHECK: vmul 26*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 d{{[0-9]+}}, d{{[0-9]+}} 27*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 28*9880d681SAndroid Build Coastguard Workerdefine <2 x i32> @t2(<2 x float> %in) { 29*9880d681SAndroid Build Coastguard Workerentry: 30*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <2 x float> %in, <float 0x401B333340000000, float 0x401B333340000000> 31*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptosi <2 x float> %mul.i to <2 x i32> 32*9880d681SAndroid Build Coastguard Worker ret <2 x i32> %vcvt.i 33*9880d681SAndroid Build Coastguard Worker} 34*9880d681SAndroid Build Coastguard Worker 35*9880d681SAndroid Build Coastguard Worker; Test which should not fold due to power of 2 out of range. 36*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t3 37*9880d681SAndroid Build Coastguard Worker; CHECK: vmul 38*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 d{{[0-9]+}}, d{{[0-9]+}} 39*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 40*9880d681SAndroid Build Coastguard Workerdefine <2 x i32> @t3(<2 x float> %in) { 41*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <2 x float> %in, <float 0x4200000000000000, float 0x4200000000000000> 42*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptosi <2 x float> %mul.i to <2 x i32> 43*9880d681SAndroid Build Coastguard Worker ret <2 x i32> %vcvt.i 44*9880d681SAndroid Build Coastguard Worker} 45*9880d681SAndroid Build Coastguard Worker 46*9880d681SAndroid Build Coastguard Worker; Test which case where const is max power of 2 (i.e., 2^32). 47*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t4 48*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}, #32 49*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 50*9880d681SAndroid Build Coastguard Workerdefine <2 x i32> @t4(<2 x float> %in) { 51*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <2 x float> %in, <float 0x41F0000000000000, float 0x41F0000000000000> 52*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptosi <2 x float> %mul.i to <2 x i32> 53*9880d681SAndroid Build Coastguard Worker ret <2 x i32> %vcvt.i 54*9880d681SAndroid Build Coastguard Worker} 55*9880d681SAndroid Build Coastguard Worker 56*9880d681SAndroid Build Coastguard Worker; Test quadword. 57*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: @t5 58*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 q{{[0-9]+}}, q{{[0-9]+}}, #3 59*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 60*9880d681SAndroid Build Coastguard Workerdefine <4 x i32> @t5(<4 x float> %in) { 61*9880d681SAndroid Build Coastguard Worker %mul.i = fmul <4 x float> %in, <float 8.0, float 8.0, float 8.0, float 8.0> 62*9880d681SAndroid Build Coastguard Worker %vcvt.i = fptosi <4 x float> %mul.i to <4 x i32> 63*9880d681SAndroid Build Coastguard Worker ret <4 x i32> %vcvt.i 64*9880d681SAndroid Build Coastguard Worker} 65*9880d681SAndroid Build Coastguard Worker 66*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: test_illegal_fp_to_int: 67*9880d681SAndroid Build Coastguard Worker; CHECK: vcvt.s32.f32 {{q[0-9]+}}, {{q[0-9]+}}, #2 68*9880d681SAndroid Build Coastguard Workerdefine <3 x i32> @test_illegal_fp_to_int(<3 x float> %in) { 69*9880d681SAndroid Build Coastguard Worker %scale = fmul <3 x float> %in, <float 4.0, float 4.0, float 4.0> 70*9880d681SAndroid Build Coastguard Worker %val = fptosi <3 x float> %scale to <3 x i32> 71*9880d681SAndroid Build Coastguard Worker ret <3 x i32> %val 72*9880d681SAndroid Build Coastguard Worker}