xref: /aosp_15_r20/external/llvm/test/CodeGen/ARM/ldrd.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -mcpu=cortex-a8 -regalloc=fast -optimize-regalloc=0 -verify-machineinstrs | FileCheck %s -check-prefix=A8 -check-prefix=CHECK -check-prefix=NORMAL
2*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -mcpu=cortex-m3 -regalloc=fast -optimize-regalloc=0 | FileCheck %s -check-prefix=M3 -check-prefix=CHECK -check-prefix=NORMAL
3*9880d681SAndroid Build Coastguard Worker; rdar://6949835
4*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -mcpu=cortex-a8 -regalloc=basic | FileCheck %s -check-prefix=BASIC -check-prefix=CHECK -check-prefix=NORMAL
5*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -mcpu=cortex-a8 -regalloc=greedy | FileCheck %s -check-prefix=GREEDY -check-prefix=CHECK -check-prefix=NORMAL
6*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -mcpu=swift | FileCheck %s -check-prefix=SWIFT -check-prefix=CHECK -check-prefix=NORMAL
7*9880d681SAndroid Build Coastguard Worker
8*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=thumbv7-apple-ios -arm-assume-misaligned-load-store | FileCheck %s -check-prefix=CHECK -check-prefix=CONSERVATIVE
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker; Magic ARM pair hints works best with linearscan / fast.
11*9880d681SAndroid Build Coastguard Worker
12*9880d681SAndroid Build Coastguard Worker@b = external global i64*
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker; We use the following two to force values into specific registers.
15*9880d681SAndroid Build Coastguard Workerdeclare i64* @get_ptr()
16*9880d681SAndroid Build Coastguard Workerdeclare void @use_i64(i64 %v)
17*9880d681SAndroid Build Coastguard Worker
18*9880d681SAndroid Build Coastguard Workerdefine void @test_ldrd(i64 %a) nounwind readonly {
19*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: test_ldrd:
20*9880d681SAndroid Build Coastguard Worker; NORMAL: bl{{x?}} _get_ptr
21*9880d681SAndroid Build Coastguard Worker; A8: ldrd r0, r1, [r0]
22*9880d681SAndroid Build Coastguard Worker; Cortex-M3 errata 602117: LDRD with base in list may result in incorrect base
23*9880d681SAndroid Build Coastguard Worker; register when interrupted or faulted.
24*9880d681SAndroid Build Coastguard Worker; M3-NOT: ldrd r[[REGNUM:[0-9]+]], {{r[0-9]+}}, [r[[REGNUM]]]
25*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: ldrd
26*9880d681SAndroid Build Coastguard Worker; NORMAL: bl{{x?}} _use_i64
27*9880d681SAndroid Build Coastguard Worker  %ptr = call i64* @get_ptr()
28*9880d681SAndroid Build Coastguard Worker  %v = load i64, i64* %ptr, align 8
29*9880d681SAndroid Build Coastguard Worker  call void @use_i64(i64 %v)
30*9880d681SAndroid Build Coastguard Worker  ret void
31*9880d681SAndroid Build Coastguard Worker}
32*9880d681SAndroid Build Coastguard Worker
33*9880d681SAndroid Build Coastguard Worker; rdar://10435045 mixed LDRi8/LDRi12
34*9880d681SAndroid Build Coastguard Worker;
35*9880d681SAndroid Build Coastguard Worker; In this case, LSR generate a sequence of LDRi8/LDRi12. We should be
36*9880d681SAndroid Build Coastguard Worker; able to generate an LDRD pair here, but this is highly sensitive to
37*9880d681SAndroid Build Coastguard Worker; regalloc hinting. So, this doubles as a register allocation
38*9880d681SAndroid Build Coastguard Worker; test. RABasic currently does a better job within the inner loop
39*9880d681SAndroid Build Coastguard Worker; because of its *lack* of hinting ability. Whereas RAGreedy keeps
40*9880d681SAndroid Build Coastguard Worker; R0/R1/R2 live as the three arguments, forcing the LDRD's odd
41*9880d681SAndroid Build Coastguard Worker; destination into R3. We then sensibly split LDRD again rather then
42*9880d681SAndroid Build Coastguard Worker; evict another live range or use callee saved regs. Sorry if the test
43*9880d681SAndroid Build Coastguard Worker; is sensitive to Regalloc changes, but it is an interesting case.
44*9880d681SAndroid Build Coastguard Worker;
45*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f:
46*9880d681SAndroid Build Coastguard Worker; BASIC: %bb
47*9880d681SAndroid Build Coastguard Worker; BASIC: ldrd
48*9880d681SAndroid Build Coastguard Worker; BASIC: str
49*9880d681SAndroid Build Coastguard Worker; GREEDY: %bb
50*9880d681SAndroid Build Coastguard Worker; GREEDY: ldrd
51*9880d681SAndroid Build Coastguard Worker; GREEDY: str
52*9880d681SAndroid Build Coastguard Workerdefine void @f(i32* nocapture %a, i32* nocapture %b, i32 %n) nounwind {
53*9880d681SAndroid Build Coastguard Workerentry:
54*9880d681SAndroid Build Coastguard Worker  %0 = add nsw i32 %n, -1                         ; <i32> [#uses=2]
55*9880d681SAndroid Build Coastguard Worker  %1 = icmp sgt i32 %0, 0                         ; <i1> [#uses=1]
56*9880d681SAndroid Build Coastguard Worker  br i1 %1, label %bb, label %return
57*9880d681SAndroid Build Coastguard Worker
58*9880d681SAndroid Build Coastguard Workerbb:                                               ; preds = %bb, %entry
59*9880d681SAndroid Build Coastguard Worker  %i.03 = phi i32 [ %tmp, %bb ], [ 0, %entry ]    ; <i32> [#uses=3]
60*9880d681SAndroid Build Coastguard Worker  %scevgep = getelementptr i32, i32* %a, i32 %i.03     ; <i32*> [#uses=1]
61*9880d681SAndroid Build Coastguard Worker  %scevgep4 = getelementptr i32, i32* %b, i32 %i.03    ; <i32*> [#uses=1]
62*9880d681SAndroid Build Coastguard Worker  %tmp = add i32 %i.03, 1                         ; <i32> [#uses=3]
63*9880d681SAndroid Build Coastguard Worker  %scevgep5 = getelementptr i32, i32* %a, i32 %tmp     ; <i32*> [#uses=1]
64*9880d681SAndroid Build Coastguard Worker  %2 = load i32, i32* %scevgep, align 4                ; <i32> [#uses=1]
65*9880d681SAndroid Build Coastguard Worker  %3 = load i32, i32* %scevgep5, align 4               ; <i32> [#uses=1]
66*9880d681SAndroid Build Coastguard Worker  %4 = add nsw i32 %3, %2                         ; <i32> [#uses=1]
67*9880d681SAndroid Build Coastguard Worker  store i32 %4, i32* %scevgep4, align 4
68*9880d681SAndroid Build Coastguard Worker  %exitcond = icmp eq i32 %tmp, %0                ; <i1> [#uses=1]
69*9880d681SAndroid Build Coastguard Worker  br i1 %exitcond, label %return, label %bb
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Workerreturn:                                           ; preds = %bb, %entry
72*9880d681SAndroid Build Coastguard Worker  ret void
73*9880d681SAndroid Build Coastguard Worker}
74*9880d681SAndroid Build Coastguard Worker
75*9880d681SAndroid Build Coastguard Worker; rdar://13978317
76*9880d681SAndroid Build Coastguard Worker; Pair of loads not formed when lifetime markers are set.
77*9880d681SAndroid Build Coastguard Worker%struct.Test = type { i32, i32, i32 }
78*9880d681SAndroid Build Coastguard Worker
79*9880d681SAndroid Build Coastguard Worker@TestVar = external global %struct.Test
80*9880d681SAndroid Build Coastguard Worker
81*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: Func1:
82*9880d681SAndroid Build Coastguard Workerdefine void @Func1() nounwind ssp {
83*9880d681SAndroid Build Coastguard Workerentry:
84*9880d681SAndroid Build Coastguard Worker; A8: movw [[BASE:r[0-9]+]], :lower16:{{.*}}TestVar{{.*}}
85*9880d681SAndroid Build Coastguard Worker; A8: movt [[BASE]], :upper16:{{.*}}TestVar{{.*}}
86*9880d681SAndroid Build Coastguard Worker; A8: ldrd [[FIELD1:r[0-9]+]], [[FIELD2:r[0-9]+]], {{\[}}[[BASE]], #4]
87*9880d681SAndroid Build Coastguard Worker; A8-NEXT: add [[FIELD1]], [[FIELD2]]
88*9880d681SAndroid Build Coastguard Worker; A8-NEXT: str [[FIELD1]], {{\[}}[[BASE]]{{\]}}
89*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: ldrd
90*9880d681SAndroid Build Coastguard Worker  %orig_blocks = alloca [256 x i16], align 2
91*9880d681SAndroid Build Coastguard Worker  %0 = bitcast [256 x i16]* %orig_blocks to i8*call void @llvm.lifetime.start(i64 512, i8* %0) nounwind
92*9880d681SAndroid Build Coastguard Worker  %tmp1 = load i32, i32* getelementptr inbounds (%struct.Test, %struct.Test* @TestVar, i32 0, i32 1), align 4
93*9880d681SAndroid Build Coastguard Worker  %tmp2 = load i32, i32* getelementptr inbounds (%struct.Test, %struct.Test* @TestVar, i32 0, i32 2), align 4
94*9880d681SAndroid Build Coastguard Worker  %add = add nsw i32 %tmp2, %tmp1
95*9880d681SAndroid Build Coastguard Worker  store i32 %add, i32* getelementptr inbounds (%struct.Test, %struct.Test* @TestVar, i32 0, i32 0), align 4
96*9880d681SAndroid Build Coastguard Worker  call void @llvm.lifetime.end(i64 512, i8* %0) nounwind
97*9880d681SAndroid Build Coastguard Worker  ret void
98*9880d681SAndroid Build Coastguard Worker}
99*9880d681SAndroid Build Coastguard Worker
100*9880d681SAndroid Build Coastguard Workerdeclare void @extfunc(i32, i32, i32, i32)
101*9880d681SAndroid Build Coastguard Worker
102*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: Func2:
103*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: ldrd
104*9880d681SAndroid Build Coastguard Worker; A8: ldrd
105*9880d681SAndroid Build Coastguard Worker; CHECK: bl{{x?}} _extfunc
106*9880d681SAndroid Build Coastguard Worker; A8: pop
107*9880d681SAndroid Build Coastguard Workerdefine void @Func2(i32* %p) {
108*9880d681SAndroid Build Coastguard Workerentry:
109*9880d681SAndroid Build Coastguard Worker  %addr0 = getelementptr i32, i32* %p, i32 0
110*9880d681SAndroid Build Coastguard Worker  %addr1 = getelementptr i32, i32* %p, i32 1
111*9880d681SAndroid Build Coastguard Worker  %v0 = load i32, i32* %addr0
112*9880d681SAndroid Build Coastguard Worker  %v1 = load i32, i32* %addr1
113*9880d681SAndroid Build Coastguard Worker  ; try to force %v0/%v1 into non-adjacent registers
114*9880d681SAndroid Build Coastguard Worker  call void @extfunc(i32 %v0, i32 0, i32 0, i32 %v1)
115*9880d681SAndroid Build Coastguard Worker  ret void
116*9880d681SAndroid Build Coastguard Worker}
117*9880d681SAndroid Build Coastguard Worker
118*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: strd_spill_ldrd_reload:
119*9880d681SAndroid Build Coastguard Worker; A8: strd r1, r0, [sp, #-8]!
120*9880d681SAndroid Build Coastguard Worker; M3: strd r1, r0, [sp, #-8]!
121*9880d681SAndroid Build Coastguard Worker; BASIC: strd r1, r0, [sp, #-8]!
122*9880d681SAndroid Build Coastguard Worker; GREEDY: strd r0, r1, [sp, #-8]!
123*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE: strd r0, r1, [sp, #-8]!
124*9880d681SAndroid Build Coastguard Worker; NORMAL: @ InlineAsm Start
125*9880d681SAndroid Build Coastguard Worker; NORMAL: @ InlineAsm End
126*9880d681SAndroid Build Coastguard Worker; A8: ldrd r2, r1, [sp]
127*9880d681SAndroid Build Coastguard Worker; M3: ldrd r2, r1, [sp]
128*9880d681SAndroid Build Coastguard Worker; BASIC: ldrd r2, r1, [sp]
129*9880d681SAndroid Build Coastguard Worker; GREEDY: ldrd r1, r2, [sp]
130*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE: ldrd r1, r2, [sp]
131*9880d681SAndroid Build Coastguard Worker; CHECK: bl{{x?}} _extfunc
132*9880d681SAndroid Build Coastguard Workerdefine void @strd_spill_ldrd_reload(i32 %v0, i32 %v1) {
133*9880d681SAndroid Build Coastguard Worker  ; force %v0 and %v1 to be spilled
134*9880d681SAndroid Build Coastguard Worker  call void asm sideeffect "", "~{r0},~{r1},~{r2},~{r3},~{r4},~{r5},~{r6},~{r7},~{r8},~{r9},~{r10},~{r11},~{r12},~{lr}"()
135*9880d681SAndroid Build Coastguard Worker  ; force the reloaded %v0, %v1 into different registers
136*9880d681SAndroid Build Coastguard Worker  call void @extfunc(i32 0, i32 %v0, i32 %v1, i32 7)
137*9880d681SAndroid Build Coastguard Worker  ret void
138*9880d681SAndroid Build Coastguard Worker}
139*9880d681SAndroid Build Coastguard Worker
140*9880d681SAndroid Build Coastguard Workerdeclare void @extfunc2(i32*, i32, i32)
141*9880d681SAndroid Build Coastguard Worker
142*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ldrd_postupdate_dec:
143*9880d681SAndroid Build Coastguard Worker; NORMAL: ldrd r1, r2, [r0], #-8
144*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: ldrd
145*9880d681SAndroid Build Coastguard Worker; CHECK: bl{{x?}} _extfunc
146*9880d681SAndroid Build Coastguard Workerdefine void @ldrd_postupdate_dec(i32* %p0) {
147*9880d681SAndroid Build Coastguard Worker  %p0.1 = getelementptr i32, i32* %p0, i32 1
148*9880d681SAndroid Build Coastguard Worker  %v0 = load i32, i32* %p0
149*9880d681SAndroid Build Coastguard Worker  %v1 = load i32, i32* %p0.1
150*9880d681SAndroid Build Coastguard Worker  %p1 = getelementptr i32, i32* %p0, i32 -2
151*9880d681SAndroid Build Coastguard Worker  call void @extfunc2(i32* %p1, i32 %v0, i32 %v1)
152*9880d681SAndroid Build Coastguard Worker  ret void
153*9880d681SAndroid Build Coastguard Worker}
154*9880d681SAndroid Build Coastguard Worker
155*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ldrd_postupdate_inc:
156*9880d681SAndroid Build Coastguard Worker; NORMAL: ldrd r1, r2, [r0], #8
157*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: ldrd
158*9880d681SAndroid Build Coastguard Worker; CHECK: bl{{x?}} _extfunc
159*9880d681SAndroid Build Coastguard Workerdefine void @ldrd_postupdate_inc(i32* %p0) {
160*9880d681SAndroid Build Coastguard Worker  %p0.1 = getelementptr i32, i32* %p0, i32 1
161*9880d681SAndroid Build Coastguard Worker  %v0 = load i32, i32* %p0
162*9880d681SAndroid Build Coastguard Worker  %v1 = load i32, i32* %p0.1
163*9880d681SAndroid Build Coastguard Worker  %p1 = getelementptr i32, i32* %p0, i32 2
164*9880d681SAndroid Build Coastguard Worker  call void @extfunc2(i32* %p1, i32 %v0, i32 %v1)
165*9880d681SAndroid Build Coastguard Worker  ret void
166*9880d681SAndroid Build Coastguard Worker}
167*9880d681SAndroid Build Coastguard Worker
168*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: strd_postupdate_dec:
169*9880d681SAndroid Build Coastguard Worker; NORMAL: strd r1, r2, [r0], #-8
170*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: strd
171*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr
172*9880d681SAndroid Build Coastguard Workerdefine i32* @strd_postupdate_dec(i32* %p0, i32 %v0, i32 %v1) {
173*9880d681SAndroid Build Coastguard Worker  %p0.1 = getelementptr i32, i32* %p0, i32 1
174*9880d681SAndroid Build Coastguard Worker  store i32 %v0, i32* %p0
175*9880d681SAndroid Build Coastguard Worker  store i32 %v1, i32* %p0.1
176*9880d681SAndroid Build Coastguard Worker  %p1 = getelementptr i32, i32* %p0, i32 -2
177*9880d681SAndroid Build Coastguard Worker  ret i32* %p1
178*9880d681SAndroid Build Coastguard Worker}
179*9880d681SAndroid Build Coastguard Worker
180*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: strd_postupdate_inc:
181*9880d681SAndroid Build Coastguard Worker; NORMAL: strd r1, r2, [r0], #8
182*9880d681SAndroid Build Coastguard Worker; CONSERVATIVE-NOT: strd
183*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr
184*9880d681SAndroid Build Coastguard Workerdefine i32* @strd_postupdate_inc(i32* %p0, i32 %v0, i32 %v1) {
185*9880d681SAndroid Build Coastguard Worker  %p0.1 = getelementptr i32, i32* %p0, i32 1
186*9880d681SAndroid Build Coastguard Worker  store i32 %v0, i32* %p0
187*9880d681SAndroid Build Coastguard Worker  store i32 %v1, i32* %p0.1
188*9880d681SAndroid Build Coastguard Worker  %p1 = getelementptr i32, i32* %p0, i32 2
189*9880d681SAndroid Build Coastguard Worker  ret i32* %p1
190*9880d681SAndroid Build Coastguard Worker}
191*9880d681SAndroid Build Coastguard Worker
192*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.lifetime.start(i64, i8* nocapture) nounwind
193*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.lifetime.end(i64, i8* nocapture) nounwind
194