1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=armv7-eabi -mcpu=cortex-a8 | FileCheck %s 2*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=thumb -mtriple=thumbv7-eabi -mcpu=cortex-a8 | FileCheck %s 3*9880d681SAndroid Build Coastguard Worker 4*9880d681SAndroid Build Coastguard Workerdefine void @coproc(i8* %i) nounwind { 5*9880d681SAndroid Build Coastguard Workerentry: 6*9880d681SAndroid Build Coastguard Worker ; CHECK: mrc p7, #1, r{{[0-9]+}}, c1, c1, #4 7*9880d681SAndroid Build Coastguard Worker %0 = tail call i32 @llvm.arm.mrc(i32 7, i32 1, i32 1, i32 1, i32 4) nounwind 8*9880d681SAndroid Build Coastguard Worker ; CHECK: mcr p7, #1, r{{[0-9]+}}, c1, c1, #4 9*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.mcr(i32 7, i32 1, i32 %0, i32 1, i32 1, i32 4) nounwind 10*9880d681SAndroid Build Coastguard Worker ; CHECK: mrc2 p7, #1, r{{[0-9]+}}, c1, c1, #4 11*9880d681SAndroid Build Coastguard Worker %1 = tail call i32 @llvm.arm.mrc2(i32 7, i32 1, i32 1, i32 1, i32 4) nounwind 12*9880d681SAndroid Build Coastguard Worker ; CHECK: mcr2 p7, #1, r{{[0-9]+}}, c1, c1, #4 13*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.mcr2(i32 7, i32 1, i32 %1, i32 1, i32 1, i32 4) nounwind 14*9880d681SAndroid Build Coastguard Worker ; CHECK: mcrr p7, #1, r{{[0-9]+}}, r{{[0-9]+}}, c1 15*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.mcrr(i32 7, i32 1, i32 %0, i32 %1, i32 1) nounwind 16*9880d681SAndroid Build Coastguard Worker ; CHECK: mcrr2 p7, #1, r{{[0-9]+}}, r{{[0-9]+}}, c1 17*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.mcrr2(i32 7, i32 1, i32 %0, i32 %1, i32 1) nounwind 18*9880d681SAndroid Build Coastguard Worker ; CHECK: cdp p7, #3, c1, c1, c1, #5 19*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.cdp(i32 7, i32 3, i32 1, i32 1, i32 1, i32 5) nounwind 20*9880d681SAndroid Build Coastguard Worker ; CHECK: cdp2 p7, #3, c1, c1, c1, #5 21*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.cdp2(i32 7, i32 3, i32 1, i32 1, i32 1, i32 5) nounwind 22*9880d681SAndroid Build Coastguard Worker ; CHECK: ldc p7, c3, [r{{[0-9]+}}] 23*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.ldc(i32 7, i32 3, i8* %i) nounwind 24*9880d681SAndroid Build Coastguard Worker ; CHECK: ldcl p7, c3, [r{{[0-9]+}}] 25*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.ldcl(i32 7, i32 3, i8* %i) nounwind 26*9880d681SAndroid Build Coastguard Worker ; CHECK: ldc2 p7, c3, [r{{[0-9]+}}] 27*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.ldc2(i32 7, i32 3, i8* %i) nounwind 28*9880d681SAndroid Build Coastguard Worker ; CHECK: ldc2l p7, c3, [r{{[0-9]+}}] 29*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.ldc2l(i32 7, i32 3, i8* %i) nounwind 30*9880d681SAndroid Build Coastguard Worker ; CHECK: stc p7, c3, [r{{[0-9]+}}] 31*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.stc(i32 7, i32 3, i8* %i) nounwind 32*9880d681SAndroid Build Coastguard Worker ; CHECK: stcl p7, c3, [r{{[0-9]+}}] 33*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.stcl(i32 7, i32 3, i8* %i) nounwind 34*9880d681SAndroid Build Coastguard Worker ; CHECK: stc2 p7, c3, [r{{[0-9]+}}] 35*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.stc2(i32 7, i32 3, i8* %i) nounwind 36*9880d681SAndroid Build Coastguard Worker ; CHECK: stc2l p7, c3, [r{{[0-9]+}}] 37*9880d681SAndroid Build Coastguard Worker tail call void @llvm.arm.stc2l(i32 7, i32 3, i8* %i) nounwind 38*9880d681SAndroid Build Coastguard Worker ; CHECK: mrrc p1, #2, r{{[0-9]+}}, r{{[0-9]+}}, c3 39*9880d681SAndroid Build Coastguard Worker %2 = tail call { i32, i32 } @llvm.arm.mrrc(i32 1, i32 2, i32 3) nounwind 40*9880d681SAndroid Build Coastguard Worker ; CHECK: mrrc2 p1, #2, r{{[0-9]+}}, r{{[0-9]+}}, c3 41*9880d681SAndroid Build Coastguard Worker %3 = tail call { i32, i32 } @llvm.arm.mrrc2(i32 1, i32 2, i32 3) nounwind 42*9880d681SAndroid Build Coastguard Worker ret void 43*9880d681SAndroid Build Coastguard Worker} 44*9880d681SAndroid Build Coastguard Worker 45*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.ldc(i32, i32, i8*) nounwind 46*9880d681SAndroid Build Coastguard Worker 47*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.ldcl(i32, i32, i8*) nounwind 48*9880d681SAndroid Build Coastguard Worker 49*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.ldc2(i32, i32, i8*) nounwind 50*9880d681SAndroid Build Coastguard Worker 51*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.ldc2l(i32, i32, i8*) nounwind 52*9880d681SAndroid Build Coastguard Worker 53*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.stc(i32, i32, i8*) nounwind 54*9880d681SAndroid Build Coastguard Worker 55*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.stcl(i32, i32, i8*) nounwind 56*9880d681SAndroid Build Coastguard Worker 57*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.stc2(i32, i32, i8*) nounwind 58*9880d681SAndroid Build Coastguard Worker 59*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.stc2l(i32, i32, i8*) nounwind 60*9880d681SAndroid Build Coastguard Worker 61*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.cdp2(i32, i32, i32, i32, i32, i32) nounwind 62*9880d681SAndroid Build Coastguard Worker 63*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.cdp(i32, i32, i32, i32, i32, i32) nounwind 64*9880d681SAndroid Build Coastguard Worker 65*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.mcrr2(i32, i32, i32, i32, i32) nounwind 66*9880d681SAndroid Build Coastguard Worker 67*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.mcrr(i32, i32, i32, i32, i32) nounwind 68*9880d681SAndroid Build Coastguard Worker 69*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.mcr2(i32, i32, i32, i32, i32, i32) nounwind 70*9880d681SAndroid Build Coastguard Worker 71*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.arm.mrc2(i32, i32, i32, i32, i32) nounwind 72*9880d681SAndroid Build Coastguard Worker 73*9880d681SAndroid Build Coastguard Workerdeclare void @llvm.arm.mcr(i32, i32, i32, i32, i32, i32) nounwind 74*9880d681SAndroid Build Coastguard Worker 75*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.arm.mrc(i32, i32, i32, i32, i32) nounwind 76*9880d681SAndroid Build Coastguard Worker 77*9880d681SAndroid Build Coastguard Workerdeclare { i32, i32 } @llvm.arm.mrrc(i32, i32, i32) nounwind 78*9880d681SAndroid Build Coastguard Worker 79*9880d681SAndroid Build Coastguard Workerdeclare { i32, i32 } @llvm.arm.mrrc2(i32, i32, i32) nounwind 80