1*9880d681SAndroid Build Coastguard Worker; RUN: llc -mtriple=arm-none-none-eabi -mcpu=cortex-a15 -o - %s | FileCheck --check-prefix=CHECK-A %s 2*9880d681SAndroid Build Coastguard Worker; RUN: llc -mtriple=thumb-none-none-eabi -mcpu=cortex-a15 -o - %s | FileCheck --check-prefix=CHECK-A-THUMB %s 3*9880d681SAndroid Build Coastguard Worker; RUN: llc -mtriple=thumb-apple-none-macho -mcpu=cortex-m3 -o - %s | FileCheck --check-prefix=CHECK-M %s 4*9880d681SAndroid Build Coastguard Worker 5*9880d681SAndroid Build Coastguard Workerdeclare arm_aapcscc void @bar() 6*9880d681SAndroid Build Coastguard Worker 7*9880d681SAndroid Build Coastguard Worker@bigvar = global [16 x i32] zeroinitializer 8*9880d681SAndroid Build Coastguard Worker 9*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @irq_fn() alignstack(8) "interrupt"="IRQ" { 10*9880d681SAndroid Build Coastguard Worker ; Must save all registers except banked sp and lr (we save lr anyway because 11*9880d681SAndroid Build Coastguard Worker ; we actually need it at the end to execute the return ourselves). 12*9880d681SAndroid Build Coastguard Worker 13*9880d681SAndroid Build Coastguard Worker ; Also need special function return setting pc and CPSR simultaneously. 14*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: irq_fn: 15*9880d681SAndroid Build Coastguard Worker; CHECK-A: push {r0, r1, r2, r3, r10, r11, r12, lr} 16*9880d681SAndroid Build Coastguard Worker; CHECK-A: add r11, sp, #20 17*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: sub sp, sp, #{{[0-9]+}} 18*9880d681SAndroid Build Coastguard Worker; CHECK-A: bfc sp, #0, #3 19*9880d681SAndroid Build Coastguard Worker; CHECK-A: bl bar 20*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, r11, #20 21*9880d681SAndroid Build Coastguard Worker; CHECK-A: pop {r0, r1, r2, r3, r10, r11, r12, lr} 22*9880d681SAndroid Build Coastguard Worker; CHECK-A: subs pc, lr, #4 23*9880d681SAndroid Build Coastguard Worker 24*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB-LABEL: irq_fn: 25*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: push.w {r0, r1, r2, r3, r4, r7, r12, lr} 26*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: add r7, sp, #20 27*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: mov r4, sp 28*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: bfc r4, #0, #3 29*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: bl bar 30*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: sub.w r4, r7, #20 31*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: mov sp, r4 32*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: pop.w {r0, r1, r2, r3, r4, r7, r12, lr} 33*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB: subs pc, lr, #4 34*9880d681SAndroid Build Coastguard Worker 35*9880d681SAndroid Build Coastguard Worker ; Normal AAPCS function (r0-r3 pushed onto stack by hardware, lr set to 36*9880d681SAndroid Build Coastguard Worker ; appropriate sentinel so no special return needed). 37*9880d681SAndroid Build Coastguard Worker; CHECK-M-LABEL: irq_fn: 38*9880d681SAndroid Build Coastguard Worker; CHECK-M: push {r4, r6, r7, lr} 39*9880d681SAndroid Build Coastguard Worker; CHECK-M: add r7, sp, #8 40*9880d681SAndroid Build Coastguard Worker; CHECK-M: mov r4, sp 41*9880d681SAndroid Build Coastguard Worker; CHECK-M: bfc r4, #0, #3 42*9880d681SAndroid Build Coastguard Worker; CHECK-M: mov sp, r4 43*9880d681SAndroid Build Coastguard Worker; CHECK-M: bl _bar 44*9880d681SAndroid Build Coastguard Worker; CHECK-M: sub.w r4, r7, #8 45*9880d681SAndroid Build Coastguard Worker; CHECK-M: mov sp, r4 46*9880d681SAndroid Build Coastguard Worker; CHECK-M: pop {r4, r6, r7, pc} 47*9880d681SAndroid Build Coastguard Worker 48*9880d681SAndroid Build Coastguard Worker call arm_aapcscc void @bar() 49*9880d681SAndroid Build Coastguard Worker ret void 50*9880d681SAndroid Build Coastguard Worker} 51*9880d681SAndroid Build Coastguard Worker 52*9880d681SAndroid Build Coastguard Worker; We don't push/pop r12, as it is banked for FIQ 53*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @fiq_fn() alignstack(8) "interrupt"="FIQ" { 54*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: fiq_fn: 55*9880d681SAndroid Build Coastguard Worker; CHECK-A: push {r0, r1, r2, r3, r4, r5, r6, r7, r11, lr} 56*9880d681SAndroid Build Coastguard Worker ; 32 to get past r0, r1, ..., r7 57*9880d681SAndroid Build Coastguard Worker; CHECK-A: add r11, sp, #32 58*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, sp, #{{[0-9]+}} 59*9880d681SAndroid Build Coastguard Worker; CHECK-A: bfc sp, #0, #3 60*9880d681SAndroid Build Coastguard Worker; [...] 61*9880d681SAndroid Build Coastguard Worker ; 32 must match above 62*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, r11, #32 63*9880d681SAndroid Build Coastguard Worker; CHECK-A: pop {r0, r1, r2, r3, r4, r5, r6, r7, r11, lr} 64*9880d681SAndroid Build Coastguard Worker; CHECK-A: subs pc, lr, #4 65*9880d681SAndroid Build Coastguard Worker 66*9880d681SAndroid Build Coastguard Worker; CHECK-A-THUMB-LABEL: fiq_fn: 67*9880d681SAndroid Build Coastguard Worker; CHECK-M-LABEL: fiq_fn: 68*9880d681SAndroid Build Coastguard Worker %val = load volatile [16 x i32], [16 x i32]* @bigvar 69*9880d681SAndroid Build Coastguard Worker store volatile [16 x i32] %val, [16 x i32]* @bigvar 70*9880d681SAndroid Build Coastguard Worker ret void 71*9880d681SAndroid Build Coastguard Worker} 72*9880d681SAndroid Build Coastguard Worker 73*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @swi_fn() alignstack(8) "interrupt"="SWI" { 74*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: swi_fn: 75*9880d681SAndroid Build Coastguard Worker; CHECK-A: push {r0, r1, r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} 76*9880d681SAndroid Build Coastguard Worker; CHECK-A: add r11, sp, #44 77*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, sp, #{{[0-9]+}} 78*9880d681SAndroid Build Coastguard Worker; CHECK-A: bfc sp, #0, #3 79*9880d681SAndroid Build Coastguard Worker; [...] 80*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, r11, #44 81*9880d681SAndroid Build Coastguard Worker; CHECK-A: pop {r0, r1, r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, lr} 82*9880d681SAndroid Build Coastguard Worker; CHECK-A: subs pc, lr, #0 83*9880d681SAndroid Build Coastguard Worker 84*9880d681SAndroid Build Coastguard Worker %val = load volatile [16 x i32], [16 x i32]* @bigvar 85*9880d681SAndroid Build Coastguard Worker store volatile [16 x i32] %val, [16 x i32]* @bigvar 86*9880d681SAndroid Build Coastguard Worker ret void 87*9880d681SAndroid Build Coastguard Worker} 88*9880d681SAndroid Build Coastguard Worker 89*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @undef_fn() alignstack(8) "interrupt"="UNDEF" { 90*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: undef_fn: 91*9880d681SAndroid Build Coastguard Worker; CHECK-A: push {r0, r1, r2, r3, r10, r11, r12, lr} 92*9880d681SAndroid Build Coastguard Worker; CHECK-A: add r11, sp, #20 93*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: sub sp, sp, #{{[0-9]+}} 94*9880d681SAndroid Build Coastguard Worker; CHECK-A: bfc sp, #0, #3 95*9880d681SAndroid Build Coastguard Worker; [...] 96*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, r11, #20 97*9880d681SAndroid Build Coastguard Worker; CHECK-A: pop {r0, r1, r2, r3, r10, r11, r12, lr} 98*9880d681SAndroid Build Coastguard Worker; CHECK-A: subs pc, lr, #0 99*9880d681SAndroid Build Coastguard Worker 100*9880d681SAndroid Build Coastguard Worker call void @bar() 101*9880d681SAndroid Build Coastguard Worker ret void 102*9880d681SAndroid Build Coastguard Worker} 103*9880d681SAndroid Build Coastguard Worker 104*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @abort_fn() alignstack(8) "interrupt"="ABORT" { 105*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: abort_fn: 106*9880d681SAndroid Build Coastguard Worker; CHECK-A: push {r0, r1, r2, r3, r10, r11, r12, lr} 107*9880d681SAndroid Build Coastguard Worker; CHECK-A: add r11, sp, #20 108*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: sub sp, sp, #{{[0-9]+}} 109*9880d681SAndroid Build Coastguard Worker; CHECK-A: bfc sp, #0, #3 110*9880d681SAndroid Build Coastguard Worker; [...] 111*9880d681SAndroid Build Coastguard Worker; CHECK-A: sub sp, r11, #20 112*9880d681SAndroid Build Coastguard Worker; CHECK-A: pop {r0, r1, r2, r3, r10, r11, r12, lr} 113*9880d681SAndroid Build Coastguard Worker; CHECK-A: subs pc, lr, #4 114*9880d681SAndroid Build Coastguard Worker 115*9880d681SAndroid Build Coastguard Worker call void @bar() 116*9880d681SAndroid Build Coastguard Worker ret void 117*9880d681SAndroid Build Coastguard Worker} 118*9880d681SAndroid Build Coastguard Worker 119*9880d681SAndroid Build Coastguard Worker@var = global double 0.0 120*9880d681SAndroid Build Coastguard Worker 121*9880d681SAndroid Build Coastguard Worker; We don't save VFP regs, since it would be a massive overhead in the general 122*9880d681SAndroid Build Coastguard Worker; case. 123*9880d681SAndroid Build Coastguard Workerdefine arm_aapcscc void @floating_fn() alignstack(8) "interrupt"="IRQ" { 124*9880d681SAndroid Build Coastguard Worker; CHECK-A-LABEL: floating_fn: 125*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: vpush 126*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: vstr 127*9880d681SAndroid Build Coastguard Worker; CHECK-A-NOT: vstm 128*9880d681SAndroid Build Coastguard Worker; CHECK-A: vadd.f64 {{d[0-9]+}}, {{d[0-9]+}}, {{d[0-9]+}} 129*9880d681SAndroid Build Coastguard Worker %lhs = load volatile double, double* @var 130*9880d681SAndroid Build Coastguard Worker %rhs = load volatile double, double* @var 131*9880d681SAndroid Build Coastguard Worker %sum = fadd double %lhs, %rhs 132*9880d681SAndroid Build Coastguard Worker store double %sum, double* @var 133*9880d681SAndroid Build Coastguard Worker ret void 134*9880d681SAndroid Build Coastguard Worker} 135